Application of a combined methodology for extraction of the electrical model of a lead frame chip-scale package

被引:0
|
作者
Mc Gibney, Eoin [1 ]
Barrett, John [1 ]
机构
[1] Cork Inst Technol, Ctr Adapt Wireless Syst, Dept Elect Engn, Cork, Ireland
关键词
Electrical modeling; IC packaging; Equivalent circuit extraction; s-parameter measurement; Time domain reflectometry; INDUCTANCE; MATRICES;
D O I
10.1016/j.mejo.2008.07.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
All ultra-miniature interconnect (IC) package such as a chip-scale package (CSP) provides a difficult challenge in electrical model extraction, partiCUlarly to multi-GHz frequencies, because the very small parasitics call easily be swamped by test fixture parasitics and/or by small measurement errors that might be negligible in a larger package. Incomplete data for the high-frequency electrical properties of package materials and small dimensional errors in physical model entry into electromagnetic (EM) simulators, again negligible in larger packages, May also Cause significant error. Therefore, for ultraminiature packages it is necessary to cross-correlate multiple measurement and simulation methods to ensure that an accurate package electrical model is obtained. This paper therefore presents a closed-loop cross-correlation of s-parameter and time domain reflectometry (TDR) measurements with EM simulation and TDR simulation for a 16-pin lead frame chip-scale package (LFCSP) and the extraction of a cross-verified electrical model to 10GHz. The authors are not aware of the previous application of these Multiple techniques to a CSP to this bandwidth. (C) 2008 Elsevier Ltd. All rights reserved,
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [41] Wafer-level chip-scale package favors small-form-factor ASICS
    Allan, Roger
    Electronic Design, 2004, 52 (09)
  • [42] Through-substrate trenches for RF isolation in wafer-level chip-scale package
    Sinaga, SM
    Polyakov, A
    Bartek, M
    Burghartz, JN
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 13 - 17
  • [43] Microstrip silicon-MEMS package for wafer-level chip-scale microwave packaging
    Lee, HY
    Kwon, YS
    Song, YT
    Park, JY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (9A): : 5531 - 5535
  • [44] Microstrip silicon-MEMS package for wafer-level chip-scale microwave packaging
    Lee, H.-Y. (hylee@ajou.ac.kr), 1600, Japan Society of Applied Physics (42):
  • [45] System-level integration of a chip-scale atomic clock: Microwave oscillator and physics package
    Brannon, Alan
    Gerginov, Vladislav
    Knappe, Svenja
    Popovic, Zoya
    Kitching, John
    MEP 2006: PROCEEDINGS OF MULTICONFERENCE ON ELECTRONICS AND PHOTONICS, 2006, : 118 - +
  • [46] On-chip high-Q variable inductor using wafer-level chip-scale package technology
    Okada, Kenichi
    Sugawara, Hirotaka
    Ito, Hiroyuki
    Itoi, Kazuhisa
    Sato, Masakazu
    Abe, Hiroshi
    Ito, Tatsuya
    Masu, Kazuya
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) : 2401 - 2406
  • [47] A novel joint-in-via flip-chip chip-scale package (vol 29, pg 186, 2006)
    Lee, TK
    Zhang, S
    Wong, CC
    Tan, AC
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (02): : 372 - 372
  • [48] Chip-Scale Fabrication of Uniform Lead Halide Perovskites Microlaser Array and Photodetector Array
    Duan, Zonghui
    Wang, Yujie
    Li, Gang
    Wang, Shuai
    Yi, Ningbo
    Liu, Shuai
    Xiao, Shumin
    Song, Qinghai
    LASER & PHOTONICS REVIEWS, 2018, 12 (01)
  • [49] A chip-scale chemical mechanical planarization model for copper interconnect structures
    Xu, Qinzhi
    Fang, Jingjing
    Chen, Lan
    MICROELECTRONIC ENGINEERING, 2016, 149 : 14 - 24
  • [50] Copper Pillar Bumped Sapphire Flip Chip on Lead-frame Package Development
    John, Zhiyuan Yang
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 457 - 464