Application of a combined methodology for extraction of the electrical model of a lead frame chip-scale package

被引:0
|
作者
Mc Gibney, Eoin [1 ]
Barrett, John [1 ]
机构
[1] Cork Inst Technol, Ctr Adapt Wireless Syst, Dept Elect Engn, Cork, Ireland
关键词
Electrical modeling; IC packaging; Equivalent circuit extraction; s-parameter measurement; Time domain reflectometry; INDUCTANCE; MATRICES;
D O I
10.1016/j.mejo.2008.07.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
All ultra-miniature interconnect (IC) package such as a chip-scale package (CSP) provides a difficult challenge in electrical model extraction, partiCUlarly to multi-GHz frequencies, because the very small parasitics call easily be swamped by test fixture parasitics and/or by small measurement errors that might be negligible in a larger package. Incomplete data for the high-frequency electrical properties of package materials and small dimensional errors in physical model entry into electromagnetic (EM) simulators, again negligible in larger packages, May also Cause significant error. Therefore, for ultraminiature packages it is necessary to cross-correlate multiple measurement and simulation methods to ensure that an accurate package electrical model is obtained. This paper therefore presents a closed-loop cross-correlation of s-parameter and time domain reflectometry (TDR) measurements with EM simulation and TDR simulation for a 16-pin lead frame chip-scale package (LFCSP) and the extraction of a cross-verified electrical model to 10GHz. The authors are not aware of the previous application of these Multiple techniques to a CSP to this bandwidth. (C) 2008 Elsevier Ltd. All rights reserved,
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [31] Wafer-Level Assembly of Physics Package for Chip-Scale Atomic Clocks
    Guo, Ping
    Meng, Hongling
    Dan, Lin
    Zhao, Jianye
    IEEE SENSORS JOURNAL, 2022, 22 (07) : 6387 - 6398
  • [32] Finite Element Analysis of Copper Pillar Interconnect Stress of Flip-chip Chip-Scale Package
    Afripin, Amirul
    Carpenter, Burt
    Hauck, Torsten
    2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
  • [33] A Compact Physics Package of a Chip-scale Atomic Clock with a Built-in Magnetic Shield
    Hong, Hyun-Gue
    Park, Jongcheol
    Kim, Tae Hyun
    Kim, Hee Yeoun
    Park, Sang-Eon
    Lee, Sang-Bum
    Heo, Myoung-Sun
    Kwon, Taeg Yong
    2019 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2019,
  • [34] An extremely thin BGA format chip-scale package and its board level reliability
    Yoshida, A
    Kim, YH
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1335 - 1340
  • [35] Thermal fatigue performance of Sn-Ag-Cu chip-scale package with underfill
    Noh, Bo-In
    Lee, Bo-Young
    Jung, Seung-Boo
    MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2008, 483-84 (464-468): : 464 - 468
  • [36] Development of a lead free chip scale package for wireless applications
    Kripesh, V
    Teo, PS
    Chong, CT
    Vishwanadam, G
    Mui, YC
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 665 - 670
  • [37] Effects of lead bonding process on reliability of chip scale package
    Lee, YJ
    Eyre, MW
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1392 - 1397
  • [38] On-chip high-Q inductor using wafer-level chip-scale package technology
    Yang, Hsueh-An
    Wang, Chen-Chao
    Zheng, Po-Jen
    Wang, Wei-Chung
    2007 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 173 - 176
  • [39] High Density Optical and Electrical Interfaces for Chip-scale Silicon Photonic Receiver
    Takemura, Koichi
    Ibusuki, Yasuhiro
    Ukita, Akio
    Kurihara, Mitsuru
    Kinoshita, Keizo
    Okamoto, Daisuke
    Fujikata, Junichi
    Yashiki, Kenichiro
    Suzuki, Yasuyuki
    Horikawa, Tsuyoshi
    Mogami, Tohru
    Kurata, Kazuhiko
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 250 - 254
  • [40] Chip Scale Module Package for WLAN Module Application
    Liu, Kai
    Frye, Robert C.
    Guruprasad, Badakere
    Chelvam, Marimuthu P.
    Dunlap, Brett
    Gongora, Eric
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1409 - +