Application of a combined methodology for extraction of the electrical model of a lead frame chip-scale package

被引:0
|
作者
Mc Gibney, Eoin [1 ]
Barrett, John [1 ]
机构
[1] Cork Inst Technol, Ctr Adapt Wireless Syst, Dept Elect Engn, Cork, Ireland
关键词
Electrical modeling; IC packaging; Equivalent circuit extraction; s-parameter measurement; Time domain reflectometry; INDUCTANCE; MATRICES;
D O I
10.1016/j.mejo.2008.07.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
All ultra-miniature interconnect (IC) package such as a chip-scale package (CSP) provides a difficult challenge in electrical model extraction, partiCUlarly to multi-GHz frequencies, because the very small parasitics call easily be swamped by test fixture parasitics and/or by small measurement errors that might be negligible in a larger package. Incomplete data for the high-frequency electrical properties of package materials and small dimensional errors in physical model entry into electromagnetic (EM) simulators, again negligible in larger packages, May also Cause significant error. Therefore, for ultraminiature packages it is necessary to cross-correlate multiple measurement and simulation methods to ensure that an accurate package electrical model is obtained. This paper therefore presents a closed-loop cross-correlation of s-parameter and time domain reflectometry (TDR) measurements with EM simulation and TDR simulation for a 16-pin lead frame chip-scale package (LFCSP) and the extraction of a cross-verified electrical model to 10GHz. The authors are not aware of the previous application of these Multiple techniques to a CSP to this bandwidth. (C) 2008 Elsevier Ltd. All rights reserved,
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [1] New stacked chip-scale package
    不详
    SOLID STATE TECHNOLOGY, 2001, 44 (03) : 42 - 42
  • [2] Low cost chip-scale package
    Teo, YC
    Lim, TB
    Ho, HM
    Cui, CQ
    Tsui, C
    Lian, SC
    Tan, TT
    47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 358 - 362
  • [3] Chip scale package using standard lead frame technology
    Shin, WS
    Yoon, JH
    Kwak, SB
    Han, BJ
    1ST 1997 IEMT/IMC SYMPOSIUM, 1997, : 407 - 411
  • [4] Test Cost Reduction Methodology for InFO Wafer-Level Chip-Scale Package
    Wang, Kai-Li
    Lin, Bing-Yang
    Wu, Cheng-Wen
    Lee, Mincent
    Chen, Hao
    Lin, Hung-Chih
    Peng, Ching-Nen
    Wang, Min-Jer
    IEEE DESIGN & TEST, 2017, 34 (03) : 50 - 58
  • [5] Integrated physics package of a chip-scale atomic clock
    李绍良
    徐静
    张志强
    赵璐冰
    龙亮
    吴亚明
    Chinese Physics B, 2014, 23 (07) : 474 - 479
  • [6] Design and stacking of an extremely thin chip-scale package
    Yoshida, A
    Ishibashi, K
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1095 - 1100
  • [7] Integrated physics package of a chip-scale atomic clock
    Li Shao-Liang
    Xu Jing
    Zhang Zhi-Qiang
    Zhao Lu-Bing
    Long Liang
    Wu Ya-Ming
    CHINESE PHYSICS B, 2014, 23 (07)
  • [8] Application realities of chip-scale packaging
    Circuits Assembly, 1997, 8 (07): : 38 - 40
  • [9] PCB Layout for Chip-Scale Package GaN Fets Optimizes Both Electrical and Thermal Performance
    Glaser, John S.
    Helou, Assaad
    2022 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2022, : 991 - 998
  • [10] A methodology for drop performance modeling and application for design optimization of chip-scale packages
    Syed, Ahmer
    Kim, Seung Mo
    Lin, Wei
    Kim, Jin Young
    Sohn, Eun Sook
    Shin, Jae Hyeon
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2007, 30 (01): : 42 - 48