Leakage characterization of top select transistor for program disturbance optimization in 3D NAND flash

被引:14
|
作者
Zhang, Yu [1 ,2 ]
Jin, Lei [1 ,2 ,4 ]
Jiang, Dandan [1 ,3 ]
Zou, Xingqi [1 ,2 ]
Zhao, Zhiguo [1 ,4 ]
Gao, Jing [4 ]
Zeng, Ming [4 ]
Zhou, Wenbin [4 ]
Tang, Zhaoyun [1 ,4 ]
Huo, Zongliang [1 ,2 ,4 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Chengdu Univ Informat Technol, Coll Commun Engn, Chengdu 610225, Sichuan, Peoples R China
[4] Yangtze Memory Technol Co Ltd, Wuhan 430205, Hubei, Peoples R China
基金
中国国家自然科学基金;
关键词
3D NAND flash memory; Characterization; Leakage; Top select transistor; Program disturb;
D O I
10.1016/j.sse.2017.11.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to optimize program disturbance characteristics effectively, a characterization approach that measures top select transistor (TSG) leakage from bit-line is proposed to quantify TSG leakage under program inhibit condition in 3D NAND flash memory. Based on this approach, the effect of Vth modulation of two-cell TSG on leakage is evaluated. By checking the dependence of leakage and corresponding program disturbance on upper and lower TSG Vth, this approach is validated. The optimal Vth pattern with high upper TSG Vth and low lower TSG Vth has been suggested for low leakage current and high boosted channel potential. It is found that upper TSG plays dominant role in preventing drain induced barrier lowering (DIBL) leakage from boosted channel to bit-line, while lower TSG assists to further suppress TSG leakage by providing smooth potential drop from dummy WL to edge of TSG, consequently suppressing trap assisted band-to-band tunneling current (BTBT) between dummy WL and TSG.
引用
收藏
页码:18 / 22
页数:5
相关论文
共 50 条
  • [41] Optimization of read operation for low power consumption in 3D NAND flash memory
    Park, Jesun
    Kim, Seongwoo
    Cho, Taeyoung
    Kang, Myounggon
    MICROELECTRONIC ENGINEERING, 2025, 298
  • [42] Recent Progress on 3D NAND Flash Technologies
    Goda, Akira
    ELECTRONICS, 2021, 10 (24)
  • [43] Reliability challenges in 3D NAND Flash memories
    Zambelli, Cristian
    Micheloni, Rino
    Olivo, Piero
    2019 IEEE 11TH INTERNATIONAL MEMORY WORKSHOP (IMW 2019), 2019, : 136 - 139
  • [44] A DTCO Framework for 3D NAND Flash Readout
    Gerardi, Mattia
    Sharma, Arvind
    Xiang, Yang
    Kaczmarek, Jakub
    Redondo, Fernando Garcia
    Rosmeulen, Maarten
    Bardon, Marie Garcia
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [45] Improvement of fluorine attack induced word-line leakage in 3D NAND flash memory
    Fang Yu-Xuan
    Xia Zhi-Liang
    Yang, Tao
    Zhou Wen-Xi
    Huo Zong-Liang
    ACTA PHYSICA SINICA, 2024, 73 (06)
  • [46] Bidirectional Precharge and Negative Bias Scheme for Program Disturbance Suppression in 3-D NAND Flash Memory
    Nam, Kihoon
    Park, Chanyang
    Kim, Donghyun
    Lee, Seonhaeng
    Lee, Namhyun
    Baek, Rock-Hyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6313 - 6317
  • [47] On Relaxing Page Program Disturbance over 3D MLC Flash Memory
    Chang, Yu-Ming
    Li, Yung-Chun
    Chang, Yuan-Hao
    Kuo, Tei-Wei
    Hsieh, Chih-Chang
    Li, Hsiang-Pang
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 479 - 486
  • [48] Open Block Characterization and Read Voltage Calibration of 3D QLC NAND Flash
    Papandreou, Nikolaos
    Pozidis, Haralampos
    Ioannou, Nikolas
    Parnell, Thomas
    Pletka, Roman
    Stanisavljevic, Milos
    Stoica, Radu
    Tomic, Sasa
    Breen, Patrick
    Tressler, Gary
    Fry, Aaron
    Fisher, Timothy
    Walls, Andrew
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [49] Transient program operation model considering distribution of electrons in 3D NAND flash memories
    Lee D.C.
    Shin H.
    IEICE Electronics Express, 2021, 17 (23):
  • [50] A Novel Program Scheme for Z-Interference Improvement in 3D NAND Flash Memory
    Jia, Jianquan
    Jin, Lei
    Jia, Xinlei
    You, Kaikai
    MICROMACHINES, 2023, 14 (04)