Leakage characterization of top select transistor for program disturbance optimization in 3D NAND flash

被引:14
|
作者
Zhang, Yu [1 ,2 ]
Jin, Lei [1 ,2 ,4 ]
Jiang, Dandan [1 ,3 ]
Zou, Xingqi [1 ,2 ]
Zhao, Zhiguo [1 ,4 ]
Gao, Jing [4 ]
Zeng, Ming [4 ]
Zhou, Wenbin [4 ]
Tang, Zhaoyun [1 ,4 ]
Huo, Zongliang [1 ,2 ,4 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Chengdu Univ Informat Technol, Coll Commun Engn, Chengdu 610225, Sichuan, Peoples R China
[4] Yangtze Memory Technol Co Ltd, Wuhan 430205, Hubei, Peoples R China
基金
中国国家自然科学基金;
关键词
3D NAND flash memory; Characterization; Leakage; Top select transistor; Program disturb;
D O I
10.1016/j.sse.2017.11.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to optimize program disturbance characteristics effectively, a characterization approach that measures top select transistor (TSG) leakage from bit-line is proposed to quantify TSG leakage under program inhibit condition in 3D NAND flash memory. Based on this approach, the effect of Vth modulation of two-cell TSG on leakage is evaluated. By checking the dependence of leakage and corresponding program disturbance on upper and lower TSG Vth, this approach is validated. The optimal Vth pattern with high upper TSG Vth and low lower TSG Vth has been suggested for low leakage current and high boosted channel potential. It is found that upper TSG plays dominant role in preventing drain induced barrier lowering (DIBL) leakage from boosted channel to bit-line, while lower TSG assists to further suppress TSG leakage by providing smooth potential drop from dummy WL to edge of TSG, consequently suppressing trap assisted band-to-band tunneling current (BTBT) between dummy WL and TSG.
引用
收藏
页码:18 / 22
页数:5
相关论文
共 50 条
  • [31] Characterization of Inter-Cell Interference in 3D NAND Flash Memory
    Park, Suk Kwang
    Moon, Jaekyun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (03) : 1183 - 1192
  • [32] Characterization and Analysis of Bit Errors in 3D TLC NAND Flash Memory
    Papandreou, Nikolaos
    Pozidis, Haralampos
    Parnell, Thomas
    Ioannou, Nikolas
    Pletka, Roman
    Tomic, Sasa
    Breen, Patrick
    Tressler, Gary
    Fry, Aaron
    Fisher, Timothy
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [33] A New 3D NAND Flash Structure to Improve Program/Erase Operation Speed
    Wang, Bo
    Gao, Bin
    Wu, Huaqiang
    Qian, He
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [34] Investigation of Program Noise in Charge Trap Based 3D NAND Flash Memory
    Hou, Wei
    Jin, Lei
    Jia, Xinlei
    Wang, Zhiyu
    Wang, Qiguang
    Luo, Zhe
    Li, Da
    Xu, Feng
    Huo, Zongliang
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (01) : 30 - 33
  • [35] A Novel Program Suspend Scheme for Improving the Reliability of 3D NAND Flash Memory
    Du, Zhichao
    Dong, Zhipeng
    You, Kaikai
    Jia, Xinlei
    Tian, Ye
    Wang, Yu
    Yang, Zhaochun
    Fu, Xiang
    Liu, Fei
    Wang, Qi
    Jin, Lei
    Huo, Zongliang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 98 - 103
  • [36] Adaptive Pulse Program Scheme to Improve the Vth Distribution for 3D NAND Flash
    Li, Shuang
    Du, Zhichao
    Wang, Yu
    Liu, Fei
    Wang, Qi
    Huo, Zongliang
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [37] Vertical 3D NAND Flash Memory Technology
    Nitayama, Akihiro
    Aochi, Hideaki
    ULSI PROCESS INTEGRATION 7, 2011, 41 (07): : 15 - 25
  • [38] PMOS junction optimization for 3D NAND FLASH memory with CMOS under array
    Liao, Jeng-Hwa
    Ko, Zong-Jie
    Lin, Hsing-Ju
    Hsieh, Jung -Yu
    Yang, Ling-Wu
    Yang, Tahone
    Chen, Kuang-Chao
    Lu, Chih-Yuan
    SOLID-STATE ELECTRONICS, 2023, 202
  • [39] Error Generation for 3D NAND Flash Memory
    Liu, Weihua
    Wu, Fei
    Meng, Songmiao
    Chen, Xiang
    Xie, Changsheng
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 56 - 59
  • [40] Exploiting Asymmetric Errors for LDPC Decoding Optimization on 3D NAND Flash Memory
    Li, Qiao
    Shi, Liang
    Cui, Yufei
    Xue, Chun Jason
    IEEE TRANSACTIONS ON COMPUTERS, 2020, 69 (04) : 475 - 488