Scan-Controlled Pulse Flip-Flops for Mobile Application Processors

被引:0
|
作者
Kim, Min-su [1 ]
Lee, HyoungWook [1 ]
Park, Jin-Soo [1 ]
Kim, Chung-Hee [1 ]
Kang, Juhyun [1 ]
Shin, Ken [1 ]
Kagramanyan, Emil [1 ]
Jung, Gunok [1 ]
Cho, Ukrae [1 ]
Shin, Youngmin [1 ]
Son, Jae Cheol [1 ]
机构
[1] Samsung Elect, Yongin 449711, Kyunggi Do, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-speed low-power pulse-based flip-flops having a pulse generator controlled by scan input and scan enable signals are presented. The proposed scheme enables the reduction of data-to-output delay by elimination of the MUX-scan logic from the setup time path of flip-flop, at the cost of a small power overhead. The comparison results using the 45 nm CMOS process indicate that the worst-case DQ delay of the proposed flip-flop is reduced by up to 59% while the energy-delay product is improved by up to 80% compared to the conventional master-slave flip-flop. The silicon results show that the new flip-flops function properly down to 0.62 V.
引用
收藏
页码:769 / 772
页数:4
相关论文
共 50 条
  • [31] Improving testability for partial scan circuits based on partition and coupling of flip-flops
    Peng, XG
    Ma, JL
    ISTM/2001: 4TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 2001, : 1625 - 1628
  • [32] Revival of Partial Scan: Test Cube Analysis Driven Conversion of Flip-Flops
    Alawadhi, Nader
    Sinanoglu, Ozgur
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 260 - 265
  • [33] Partial reset and scan for flip-flops based on states requirement for test generation
    Liang, HC
    Lee, CL
    Chen, JE
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 341 - 346
  • [34] A Design Methodology using Flip-Flops Controlled by PVT Variation Detection
    Giron-Allende, Alexandro
    Avendano, Victor
    Martinez-Guerrero, Esteban
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [35] Area and Power-Delay Efficient State Retention Pulse-triggered Flip-flops with Scan and Reset Capabilities
    Shi, Kaijian
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 170 - 175
  • [36] Structure and design method for pulse-triggered flip-flops at switch level
    Dai Yan-yun
    Shen Ji-zhong
    JOURNAL OF CENTRAL SOUTH UNIVERSITY OF TECHNOLOGY, 2010, 17 (06): : 1279 - 1284
  • [37] Structure and design method for pulse-triggered flip-flops at switch level
    Yan-yun Dai
    Ji-zhong Shen
    Journal of Central South University of Technology, 2010, 17 : 1279 - 1284
  • [38] Low Voltage and Low Power Pulse Flip-Flops in Nanometer CMOS Processes
    Hu, Jianping
    Yu, Xiaoying
    CURRENT NANOSCIENCE, 2012, 8 (01) : 102 - 107
  • [39] Structure and design method for pulse-triggered flip-flops at switch level
    戴燕云
    沈继忠
    JournalofCentralSouthUniversityofTechnology, 2010, 17 (06) : 1279 - 1284
  • [40] Multivalued clock pulse and multipulse-multivalued flip-flops in parallel type
    Xia, Yingshui
    Wu, Xunwei
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1997, 25 (08): : 52 - 54