Study of Through-Silicon-Via Impact on the 3-D Stacked IC Layout

被引:65
|
作者
Kim, Dae Hyun [1 ]
Athikulwongse, Krit [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
3-D integrated chip (IC); interconnect; placement; routing; through-silicon via (TSV); ANALYTICAL PLACEMENT; 3D; AWARE;
D O I
10.1109/TVLSI.2012.2201760
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The technology of through-silicon vias (TSVs) enables fine-grained integration of multiple dies into a single 3-D stack. TSVs occupy significant silicon area due to their sheer size, which has a great effect on the quality of 3-D integrated chips (ICs). Whereas well-managed TSVs alleviate routing congestion and reduce wirelength, excessive or ill-managed TSVs increase the die area and wirelength. In this paper, we investigate the impact of the TSV on the quality of 3-D IC layouts. Two design schemes, namely TSV co-placement (irregular TSV placement) and TSV site (regular TSV placement), and accompanying algorithms to find and optimize locations of gates and TSVs are proposed for the design of 3-D ICs. Two TSV assignment algorithms are also proposed to enable the regular TSV placement. Simulation results show that the wirelength of 3-D ICs is shorter than that of 2-D ICs by up to 25%.
引用
收藏
页码:862 / 874
页数:13
相关论文
共 50 条
  • [31] Electrical-Thermal Co-Simulation for Through Silicon Via and Active Tier in 3-D IC
    Min, Qiu
    Zhou, Shi-Yun
    Zhuo, Cheng
    Jin, Jian-Ming
    Li, Er-Ping
    2018 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND 2018 IEEE ASIA-PACIFIC SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC/APEMC), 2018, : 110 - 110
  • [32] Design Space Exploration of Clock-pumping Techniques to Reduce Through-Silicon-Via (TSV) Manufacturing Cost In 3-D Integration
    Weldezion, Awet Yemane
    Weerasekara, Roshan
    Tenhunen, Hannu
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 19 - 22
  • [33] Through-Silicon Via Planning in 3-D Floorplanning
    Tsai, Ming-Chao
    Wang, Ting-Chi
    Hwang, TingTing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (08) : 1448 - 1457
  • [34] Design of Ku-Band SiGe-HBT Power Amplifier with Through-Silicon-Via Applying 3-D EM Simulation
    Cheng, Guoxiao
    Li, Zhiqun
    Luo, Lei
    Yao, Yan
    He, Xiaodong
    He, Boyong
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [35] Stress Management for 3D Through-Silicon-Via Stacking Technologies - the Next Frontier
    Radojcic, Riko
    Nowak, Matt
    Nakamoto, Mark
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 3 - 17
  • [36] Through-silicon-via Architecture of 3D Integration for Superconducting Quantum Computing Application
    Yu, Jiexun
    Wang, Qian
    Zheng, Yao
    Song, Changming
    Fang, Junpeng
    Li, Tiefu
    Wu, Haihua
    Wang, Zheyao
    Cai, Jian
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1844 - 1851
  • [37] The Electrical, Mechanical Properties of Through-Silicon-Via Insulation Layer for 3D ICs
    Seo, Sang-Woon
    Park, Jae-Hyun
    Seo, Min-Seok
    Kim, Gu-Sung
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 1261 - +
  • [38] The Study of Thermo-Mechanical Reliability for Multi-Layer Stacked Chip Module with Through-Silicon-Via (TSV)
    Che, F. X.
    Zhang, Xiaowu
    Khan, Navas
    Teo, K. H.
    Gao, S.
    Pinjala, D.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 743 - 749
  • [39] 3D Modeling and Electrical Characteristics of Through-Silicon-Via (TSV) in 3D Integrated Circuits
    Liang, Lei
    Miao, Min
    Li, Zhensong
    Xu, Shufang
    Zhang, Yuexia
    Zhang, Xiaoqing
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 471 - 475
  • [40] Study on copper protrusion of through-silicon via in a 3-D integrated circuit
    Song, Ming
    Wei, Zhiquan
    Wang, Bingying
    Chen, Liu
    Chen, Li
    Szpunar, Jerzy A.
    MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2019, 755 : 66 - 74