Study of Through-Silicon-Via Impact on the 3-D Stacked IC Layout

被引:65
|
作者
Kim, Dae Hyun [1 ]
Athikulwongse, Krit [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
3-D integrated chip (IC); interconnect; placement; routing; through-silicon via (TSV); ANALYTICAL PLACEMENT; 3D; AWARE;
D O I
10.1109/TVLSI.2012.2201760
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The technology of through-silicon vias (TSVs) enables fine-grained integration of multiple dies into a single 3-D stack. TSVs occupy significant silicon area due to their sheer size, which has a great effect on the quality of 3-D integrated chips (ICs). Whereas well-managed TSVs alleviate routing congestion and reduce wirelength, excessive or ill-managed TSVs increase the die area and wirelength. In this paper, we investigate the impact of the TSV on the quality of 3-D IC layouts. Two design schemes, namely TSV co-placement (irregular TSV placement) and TSV site (regular TSV placement), and accompanying algorithms to find and optimize locations of gates and TSVs are proposed for the design of 3-D ICs. Two TSV assignment algorithms are also proposed to enable the regular TSV placement. Simulation results show that the wirelength of 3-D ICs is shorter than that of 2-D ICs by up to 25%.
引用
收藏
页码:862 / 874
页数:13
相关论文
共 50 条
  • [21] Alleviating Through-Silicon-Via Electromigration for 3-D Integrated Circuits Taking Advantage of Self-Healing Effect
    Cheng, Yuanqing
    Todri-Sanial, Aida
    Yang, Jianlei
    Zhao, Weisheng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (11) : 3310 - 3322
  • [22] Coding-Based Low-Power Through-Silicon-Via Redundancy Schemes for Heterogeneous 3-D SoCs
    Bamberg, Lennart
    Garcia-Ortiz, Alberto
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (10) : 2317 - 2330
  • [23] Through-Silicon Hole Interposers for 3-D IC Integration
    Lau, John H.
    Lee, Ching-Kuan
    Zhan, Chau-Jie
    Wu, Sheng-Tsai
    Chao, Yu-Lin
    Dai, Ming-Ji
    Tain, Ra-Min
    Chien, Heng-Chieh
    Hung, Jui-Feng
    Chien, Chun-Hsien
    Cheng, Ren-Shing
    Huang, Yu-Wei
    Cheng, Yu-Mei
    Liao, Li-Ling
    Lo, Wei-Chung
    Kao, Ming-Jer
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (09): : 1407 - 1419
  • [24] 3-D through-silicon via technology
    Vardaman, E. Jan
    Electronic Device Failure Analysis, 2008, 10 (04): : 30 - 32
  • [25] Conformal EL Ni Fill in Through-Silicon-Via for 3D Interconnects
    Tiwari, C. S.
    PROCESSING MATERIALS OF 3D INTERCONNECTS, DAMASCENE AND ELECTRONICS PACKAGING, 2012, 41 (43): : 73 - 80
  • [26] TechTuning: Stress Management For 3D Through-Silicon-Via Stacking Technologies
    Radojcic, Riko
    Nowak, Matt
    Nakamoto, Mark
    STRESS MANAGEMENT FOR 3D ICS USING THROUGH SILICON VIAS: INTERNATIONAL WORKSHOP ON STRESS MANAGEMENT FOR 3D ICS USING THROUGH SILICON VIAS, 2011, 1378 : 5 - 20
  • [27] Through-Silicon Via Capacitance-Voltage Hysteresis Modeling for 2.5-D and 3-D IC
    Kim, Dong-Hyun
    Kim, Youngwoo
    Cho, Jonghyun
    Bae, Bumhee
    Park, Junyong
    Lee, Hyunsuk
    Lim, Jaemin
    Kim, Jonghoon J.
    Piersanti, Stefano
    de Paulis, Francesco
    Orlandi, Antonio
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (06): : 925 - 935
  • [28] On the Efficacy of Through-Silicon-Via Inductors
    Tida, Umamaheswara Rao
    Yang, Rongbo
    Zhuo, Cheng
    Shi, Yiyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1322 - 1334
  • [29] 3-D Stacked Technology of DRAM-Logic Controller Using Through-Silicon Via (TSV)
    Shen, Wen-Wei
    Lin, Yu-Min
    Chen, Shang-Chun
    Chang, Hsiang-Hung
    Chang, Tao-Chih
    Lo, Wei-Chung
    Lin, Chien-Chung
    Chou, Yung-Fa
    Kwai, Ding-Ming
    Kao, Ming-Jer
    Chen, Kuan-Neng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 396 - 402
  • [30] An Analytical Through Silicon Via (TSV) Surface Roughness Model Applied to a Millimeter Wave 3-D IC
    Ehsan, M. Amimul
    Zhou, Zhen
    Liu, Lingjia
    Yi, Yang
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (04) : 815 - 826