Study of Through-Silicon-Via Impact on the 3-D Stacked IC Layout

被引:65
|
作者
Kim, Dae Hyun [1 ]
Athikulwongse, Krit [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
3-D integrated chip (IC); interconnect; placement; routing; through-silicon via (TSV); ANALYTICAL PLACEMENT; 3D; AWARE;
D O I
10.1109/TVLSI.2012.2201760
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The technology of through-silicon vias (TSVs) enables fine-grained integration of multiple dies into a single 3-D stack. TSVs occupy significant silicon area due to their sheer size, which has a great effect on the quality of 3-D integrated chips (ICs). Whereas well-managed TSVs alleviate routing congestion and reduce wirelength, excessive or ill-managed TSVs increase the die area and wirelength. In this paper, we investigate the impact of the TSV on the quality of 3-D IC layouts. Two design schemes, namely TSV co-placement (irregular TSV placement) and TSV site (regular TSV placement), and accompanying algorithms to find and optimize locations of gates and TSVs are proposed for the design of 3-D ICs. Two TSV assignment algorithms are also proposed to enable the regular TSV placement. Simulation results show that the wirelength of 3-D ICs is shorter than that of 2-D ICs by up to 25%.
引用
收藏
页码:862 / 874
页数:13
相关论文
共 50 条
  • [1] Through-Silicon-Via Capacitance Reduction Technique to Benefit 3-D IC Performance
    Katti, Guruprasad
    Stucchi, Michele
    Van Olmen, Jan
    De Meyer, Kristin
    Dehaene, Wim
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (06) : 549 - 551
  • [2] Modeling of Electromigration in Through-Silicon-Via Based 3D IC
    Pak, Jiwoo
    Pathak, Mohit
    Lim, Sung Kyu
    Pan, David Z.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1420 - 1427
  • [3] Reliability Challenges of Through-Silicon-Via (TSV) Stacked Memory Chips for 3-D Integration: from Transistors to Packages
    Son, Ho-Young
    Lee, Woong-Sun
    Noh, Seung-Kwon
    Suh, Min-Suk
    Oh, Jae-Sung
    Kim, Nam-Seog
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [4] Through-Silicon-Via Aware Interconnect Prediction and Optimization for 3D Stacked ICs
    Kim, Dae Hyun
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 85 - 92
  • [5] Impacts of Different Shapes of Through-Silicon-Via Core on 3D IC Performance
    Bin Yousuf, Abdul Hamid
    Hossain, Nahid M.
    Chowdhury, Masud H.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 726 - 729
  • [6] Block-level 3D IC Design with Through-Silicon-Via Planning
    Kim, Dae Hyun
    Topaloglu, Rasit Onur
    Lim, Sung Kyu
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 335 - 340
  • [7] 8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology
    Kang, Uksong
    Chung, Hoe-Ju
    Heo, Seongmoo
    Park, Duk-Ha
    Lee, Hoon
    Kim, Jin Ho
    Ahn, Soon-Hong
    Cha, Soo-Ho
    Ahn, Jaesung
    Kwon, DukMin
    Lee, Jae-Wook
    Joo, Han-Sung
    Kim, Woo-Seop
    Jang, Dong Hyeon
    Kim, Nam Seog
    Choi, Jung-Hwan
    Chung, Tae-Gyeong
    Yoo, Jei-Hwan
    Choi, Joo Sun
    Kim, Changhyun
    Jun, Young-Hyun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (01) : 111 - 119
  • [8] Integrated Algorithm for 3-D IC Through-Silicon Via Assignment
    Liu, Xiaodong
    Yeap, Gary
    Tao, Jun
    Zeng, Xuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 655 - 666
  • [9] 3D Stacked IC Demonstration using a Through Silicon Via First Approach
    Van Olmen, J.
    Mercha, A.
    Katti, G.
    Huyghebaert, C.
    Van Aelst, J.
    Seppala, E.
    Chao, Zhao
    Armini, S.
    Vaes, J.
    Teixeira, R. Cotrin
    Van Cauwenberghe, M.
    Verdonck, P.
    Verhemeldonck, K.
    Jourdain, A.
    Ruythooren, W.
    de ten Broeck, M. de Potter
    Opdebeeck, A.
    Chiarella, T.
    Parvais, B.
    Debusschere, I.
    Hoffmann, T. Y.
    De Wachter, B.
    Dehaene, W.
    Stucchi, M.
    Rakowski, M.
    Soussan, Ph.
    Cartuyvels, R.
    Beyne, E.
    Biesemans, S.
    Swinnen, B.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 603 - +
  • [10] Full-Chip Through-Silicon-Via Interfacial Crack Analysis and Optimization for 3D IC
    Jung, Moongon
    Liu, Xi
    Sitaraman, Suresh K.
    Pan, David Z.
    Lim, Sung Kyu
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 563 - 570