CAD tools for early timing closure in system-on-a-chip design

被引:0
|
作者
Kanazawa, Y [1 ]
Higuchi, H [1 ]
机构
[1] Fujitsu Labs Ltd, Nakahara Ku, Kawasaki, Kanagawa 211, Japan
来源
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces two new CAD tools, "March" and "MagusMCP," developed to partially automate the design of clock signal distribution for timing optimization and the timing constraints for systems-on-a-chip. March synthesizes flexible structures of clock distribution circuits based on flip-flop (FF) grouping and placement information. It also considers the placement and routing resource information of RAM and optimizes the delay on clock paths and clock skew. These features make it easier to satisfy timing constraints. MagusMCP automatically detects multi-cycle/false paths based on analysis that takes circuit logic into account. These tools make it possible to ease timing constraints, thus enabling early timing closure.
引用
收藏
页码:258 / 265
页数:8
相关论文
共 50 条
  • [21] HOW WILL EVERYMAN DESIGN SYSTEM-ON-A-CHIP ASICS
    TUCK, B
    COMPUTER DESIGN, 1995, 34 (07): : 66 - 66
  • [22] Integrated Balun Design For SiGe System-On-A-Chip
    Salnikov, A. S.
    Kokolov, A. A.
    Schevennan, F. I.
    Musenov, R. Yu.
    Dobush, I. M.
    Babak, L. I.
    2016 DYNAMICS OF SYSTEMS, MECHANISMS AND MACHINES (DYNAMICS), 2016,
  • [23] An IP Wrapper Design for System-on-a-Chip Test
    Wang, Danghui
    Gao, Deyuan
    ISTM/2009: 8TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, 2009, : 135 - 138
  • [24] IP reuse creation for system-on-a-chip design
    Bricaud, PJ
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 395 - 401
  • [25] Short courses in System-on-a-Chip (SoC) design
    Kourtev, IS
    Hoare, RR
    Levitan, SP
    Cain, T
    Childers, BR
    Chiarulli, DM
    Landis, D
    2003 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC SYSTEMS EDUCATION, PROCEEDINGS, 2003, : 126 - 127
  • [26] Design for consecutive transparency of cores in system-on-a-chip
    Yoneda, T
    Fujiwara, H
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 287 - 292
  • [27] The μPP ASIC:: Design, methodologies and tools for a pay phone system-on-a-chip based on an ARM core and design reuse
    Riesco, J
    Díaz, JC
    Plaza, PI
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 635 - 638
  • [28] A structured system methodology for FPGA based system-on-a-chip design
    Sedcole, P
    Cheung, PYK
    Constantinides, G
    Luk, W
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 271 - 272
  • [29] Intrusion aware System-on-a-Chip design with uncertainty classification
    Chou, Te-Shun
    Fan, Sharon
    Zhao, Wei
    Fan, Jeffrey
    Davari, Asad
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, 2008, : 527 - +
  • [30] Multidisciplinary collaborative design course for system-on-a-chip (SOC)
    Ewing, RL
    Lamont, GB
    Abdel-Aty-Zohdy, HS
    MICROELECTRONICS EDUCATION, 2000, : 257 - 260