Improved algorithms for constructive multi-phase test point insertion for scan based BIST

被引:3
|
作者
Basturkmen, NZ [1 ]
Reddy, SM [1 ]
Rajski, J [1 ]
机构
[1] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
来源
ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ASPDAC.2002.995003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
New test point selection algorithms to improve test point insertion quality and performance of multi-phase test point insertion scheme, while reducing the memory requirement of the analyses are proposed. A new memory efficient probabilistic fault simulation method, which also handles the reconvergences to a limited extent for increased accuracy. is introduced. Synergistic control point insertion is targeted for higher test point insertion quality. Experiments conducted on various large. industrial circuits demonstrate the effectiveness of the new algorithms.
引用
收藏
页码:604 / 611
页数:2
相关论文
共 50 条
  • [11] Improved memory interfaces based on multi-phase clocks
    Irakliotis, LJ
    Mitkas, PA
    ADVANCED OPTICAL MEMORIES AND INTERFACES TO COMPUTER STORAGE, 1998, 3468 : 101 - 107
  • [12] Accumulator based test-per-scan BIST
    Karpodinis, P
    Kagaris, D
    Nikolos, D
    10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 193 - 198
  • [13] On improving test quality of scan-based BIST
    Tsai, HC
    Cheng, KT
    Bhawmik, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) : 928 - 938
  • [14] Improving test effectiveness of scan-based BIST by scan chain partitioning
    Xiang, D
    Chen, MJ
    Sun, JG
    Fujiwara, H
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 916 - 927
  • [15] Improving test quality of scan-based BIST by scan chain partitioning
    Xiang, D
    Chen, MJ
    Sun, JG
    Fujiwara, H
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 12 - 17
  • [16] Test-point selection algorithm using small signal model for scan-based BIST
    Hu, H
    Sun, YH
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 507 - 507
  • [17] Test-point insertion to enhance test compaction for scan designs
    Pomeranz, I
    Reddy, SM
    DSN 2000: INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2000, : 375 - 381
  • [18] The Multi-Phase Method in Fast Learning Algorithms
    Cheung, Chi-Chung
    Ng, Sin-Chun
    IJCNN: 2009 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1- 6, 2009, : 726 - +
  • [19] Multi-Phase MPCA Modeling and Application Based on an Improved Phase Separation Method
    Wang, Shu
    Chang, Yu-Qing
    Zhao, Zhen
    Wang, Fu-Li
    INTERNATIONAL JOURNAL OF CONTROL AUTOMATION AND SYSTEMS, 2012, 10 (06) : 1136 - 1145
  • [20] Multi-phase MPCA modeling and application based on an improved phase separation method
    Shu Wang
    Yu-Qing Chang
    Zhen Zhao
    Fu-Li Wang
    International Journal of Control, Automation and Systems, 2012, 10 : 1136 - 1145