Power switch implementation for low voltage digital circuits

被引:0
|
作者
Kim, Kyung Ki [1 ]
机构
[1] Daegu Univ, Sch Elect Engn, Gyongsan 712714, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 02期
基金
新加坡国家研究基金会;
关键词
power switch; power gating; leakage power;
D O I
10.1587/elex.10.20120757
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a novel power switch structure using only low threshold voltage MOSFETs to extend the power switch to ultra-low voltage region. The proposed structure deploys series-connected low-Vth footers with two virtual ground ports and selectively chooses the logic cells for connecting to each virtual ground port according to the delay criticality. Moreover, additional circuitries are designed to reduce not only sub-threshold leakage current, but also gate-tunneling leakage and to reduce wake-up time and wake-up fluctuation compared to the conventional power switch. The total power switch size of the proposed power switch structure including the additional circuits is less than the conventional one. The simulation results show that the proposed power gating structure has advantage of low leakage power, small footer size, and low wake-up time, but high-performance, low wake-up fluctuation, wake-up power for inverter chains and ISCAS85 benchmark circuits at 1.1V and 0.6V VDD which are designed using 45nm CMOS technology.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Fully-depleted SOICMOS technology for low-voltage low-power mixed digital/analog/microwave circuits
    Flandre, D
    Colinge, JP
    Chen, J
    De Ceuster, D
    Eggermont, JP
    Ferreira, L
    Gentinne, B
    Jespers, PGA
    Viviani, A
    Gillon, R
    Raskin, JP
    Vander Vorst, A
    Vanhoenacker-Janvier, D
    Silveira, F
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 21 (03) : 213 - 228
  • [42] Low power and low voltage CMOS digital circuit techniques
    Svensson, C
    Alvandpour, A
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 7 - 10
  • [43] Design of Ultra-Low Voltage/Power Circuits and Systems
    Lanuzza, Marco
    De Rose, Raffaele
    Strangio, Sebastiano
    ELECTRONICS, 2022, 11 (04)
  • [44] Analysis of power quality problems in low-voltage circuits
    de Oliveira, HRPM
    Figueiredo, CEC
    de Jesus, NC
    Martinez, MLB
    2004 11TH INTERNATIONAL CONFERENCE ON HARMONICS AND QUALITY OF POWER, 2004, : 174 - 179
  • [45] LOW DRIVE VOLTAGE Y-BRANCH DIGITAL OPTICAL SWITCH
    OKAYAMA, H
    USHIKUBO, T
    KAWAHARA, M
    ELECTRONICS LETTERS, 1991, 27 (01) : 24 - 26
  • [46] Low voltage circuits
    Johnson, I
    ELECTRONICS WORLD, 1998, 104 (1744): : 353 - 353
  • [47] Low Power Low Voltage Wide Frequency Resonant Clock and Data Circuits for Power Reductions
    Bezzam, Ignatius
    Krishnan, Shoba
    Raja, Tezaswi
    Mathiazhagan, C.
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [48] Low Voltage, High Current Power Converter for High Power Integrated Circuits
    Dubus, P.
    Makris, K.
    Mroczkowski, M.
    Mathewson, A.
    Oliver, J.
    Van der Blij, N.
    Ponin, J.
    Maynadier, P.
    2023 13TH EUROPEAN SPACE POWER CONFERENCE, ESPC, 2023,
  • [49] Reverse Voltage Protection Circuits for Power MOSFETs in Low Dropout Power Applications
    Yuan, Yidong
    Liang, Yiman
    Li, Jiping
    Zhao, Yiqiang
    Xiao, Zhiming
    Zhao, Yue
    IEICE ELECTRONICS EXPRESS, 2022, 19 (19):
  • [50] Process compensation techniques for low-voltage CMOS digital circuits
    Graduate School of Information Science and Technology, Hokkaido University, kita 14, nishi 9, kita-ku, Sapporo 060-0814, Japan
    不详
    Kyokai Joho Imeji Zasshi, 2009, 11 (1667-1670):