Power switch implementation for low voltage digital circuits

被引:0
|
作者
Kim, Kyung Ki [1 ]
机构
[1] Daegu Univ, Sch Elect Engn, Gyongsan 712714, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 02期
基金
新加坡国家研究基金会;
关键词
power switch; power gating; leakage power;
D O I
10.1587/elex.10.20120757
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a novel power switch structure using only low threshold voltage MOSFETs to extend the power switch to ultra-low voltage region. The proposed structure deploys series-connected low-Vth footers with two virtual ground ports and selectively chooses the logic cells for connecting to each virtual ground port according to the delay criticality. Moreover, additional circuitries are designed to reduce not only sub-threshold leakage current, but also gate-tunneling leakage and to reduce wake-up time and wake-up fluctuation compared to the conventional power switch. The total power switch size of the proposed power switch structure including the additional circuits is less than the conventional one. The simulation results show that the proposed power gating structure has advantage of low leakage power, small footer size, and low wake-up time, but high-performance, low wake-up fluctuation, wake-up power for inverter chains and ISCAS85 benchmark circuits at 1.1V and 0.6V VDD which are designed using 45nm CMOS technology.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Digital Calibration of Input Offset Voltage and Its Implementation in FDDA Circuits
    Maljar, David
    Sovcik, Michal
    Potocny, Miroslav
    Ondica, Robert
    Arbet, Daniel
    Stopjakova, Viera
    ELECTRONICS, 2023, 12 (22)
  • [22] Power Delivery for Series Connected Voltage Domains in Digital Circuits
    Shenoy, Pradeep S.
    Fedorov, Igor
    Neyens, Tyler
    Krein, Philip T.
    2011 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2011,
  • [23] The decoupling efficiency of power for low voltage logic circuits
    Golumbeanu, V
    Svasta, P
    Leonescu, D
    MELECON '98 - 9TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1 AND 2, 1998, : 120 - 124
  • [24] LOW-VOLTAGE SCALED CMOS AND BICMOS DIGITAL CIRCUITS
    BELLAOUAR, A
    EMBABI, SHK
    ELMASRY, MI
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (04) : 1005 - 1009
  • [25] MONOLITHIC INTEGRATION OF RESONANT-TUNNELING DIODE AND HEMT FOR LOW-VOLTAGE, LOW-POWER DIGITAL CIRCUITS
    WATANABE, Y
    NAKASHA, Y
    IMANISHI, K
    TAKIKAWA, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (04) : 368 - 373
  • [26] Simple Low Voltage, Low Power Implementations of Circuits for VT Extraction
    Ramirez-Angulo, Jaime
    Kasaraneni, Venkata Sailaja
    Carvajal, Ramon G.
    Lopez-Martin, Antonio J.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1133 - 1136
  • [27] Guest Editorial: Low Voltage Low Power Integrated Circuits and Systems
    Khateb, Fabian
    Kulej, Tomasz
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (06) : 669 - 670
  • [28] SET Based Low Power Consuming Digital Circuits
    Alam, Ahmed Shariful
    Rahman, Md. Abdur
    Kamal, Abu Hena Md. Mustafa
    Mahmud, Md Salek
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2014, : 144 - 147
  • [29] The impact of SOI MOSFETs on low power digital circuits
    Tseng, YC
    Chin, SC
    Woo, JCS
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 243 - 246
  • [30] Optimal Conditions for Ultra Low Power Digital Circuits
    Khandekar, Prasad D.
    Subbaraman, Shaila
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2011, 6 (1-2): : 157 - 167