Fine Time Resolution TDC Architectures -Integral and Delta-Sigma Types

被引:0
|
作者
Kobayashi, Haruo [1 ]
Machida, Kosuke [1 ]
Sasaki, Yuto [1 ]
Osawa, Yusuke [1 ]
Zhang, Pengfei [1 ]
Sha, Lei [1 ]
Ozawa, Yuki [1 ]
Kuwana, Anna [1 ]
机构
[1] Gunma Univ, Grad Sch Sci & Technol, Div Elect & Informat, 1-5-1 Tenjin Cho, Kiryu, Gunma 3768515, Japan
关键词
D O I
10.1109/asicon47005.2019.8983507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes two time-to-digital converter (TDC) architectures for fine time resolution and good linearity: integral-type and delta-sigma TDC architectures. By investigating them, the similarity and difference between TDC and ADC architectures for fine resolution but slow measurement are clarified. Our integral-type TDC architectures are inspired by the integral-type ADC, and also the time-bases of the equivalent time sampling in the sampling oscilloscope: sequential sampling and random sampling. One TDC uses a sequential sampling time-base, and the other uses a random sampling time-base. Each of them consists of two trigger circuits, a sampling flip-flop, a binary counter and additional small logic circuit. Their circuit topologies, operation principles and simulation results as well as their comparison are presented. Also our delta-sigma TDC architecture is mentioned, and comparison between the integral and delta-sigma TDC architectures is discussed.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Digital PLL Using Oversampling Delta-Sigma TDC
    Wei, Chih-Lu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (07) : 633 - 637
  • [2] Efficient architectures for time-interleaved oversampling delta-sigma converters
    Kozak, M
    Karaman, M
    Kale, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (08): : 802 - 810
  • [3] Phase Noise Measurement Techniques Using Delta-Sigma TDC
    Osawa, Yusuke
    Hirabayashi, Daiki
    Harigai, Naohiro
    Kobayashi, Haruo
    Niitsu, Kiichi
    Kobayashi, Osamu
    2014 19TH INTERNATIONAL MIXED-SIGNALS, SENSORS AND SYSTEMS TEST WORKSHOP (IMS3TW), 2014,
  • [4] An Ultralow Power Time-Domain Temperature Sensor With Time-Domain Delta-Sigma TDC
    Song, Wonjong
    Lee, Junan
    Cho, Nayeon
    Burm, Jinwook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (10) : 1117 - 1121
  • [5] Timing Measurement BOST With Multi-Bit Delta-Sigma TDC
    Chujo, Takeshi
    Hirabayashi, Daiki
    Arafune, Takuya
    Shibuya, Shohei
    Sasaki, Shu
    Kobayashi, Haruo
    Tsuji, Masanobu
    Shiota, Ryoji
    Watanabe, Masafumi
    Dobashi, Noriaki
    Umeda, Sadayoshi
    Nakamura, Hideyuki
    Sato, Koshi
    PROCEEDINGS OF THE 2015 IEEE 20TH INTERNATIONAL MIXED-SIGNAL TESTING WORKSHOP (IMSTW), 2015,
  • [6] A comparative analysis of parallel delta-sigma ADC architectures
    Eshraghi, A
    Fiez, TS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (03) : 450 - 458
  • [7] Performance Improvement of Delta-Sigma ADC/DAC/TDC Using Digital Technique
    Kobayashi, Haruo
    Wei, Jiang-Lin
    Murakami, Masahiro
    Kojima, Jun-ya
    Kushita, Nene
    Du, Yuanyang
    Wang, Jianlong
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 880 - 883
  • [8] Low-distortion delta-sigma topologies for mash architectures
    Silva, J
    Moon, UK
    Temes, GC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 1144 - 1147
  • [9] Power Efficient All-Digital Delta-Sigma TDC with Differential Gated Delay Line Time Integrator
    Parekh, Parth
    Yuan, Fei
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2017, : 23 - 27
  • [10] Design of a third-order delta-sigma TDC with error-feedback structure
    An, Seong-Mun
    Son, Kyung-Sub
    An, Taek-Joon
    Kang, Jin-Ku
    IEICE ELECTRONICS EXPRESS, 2019, 16 (03):