A compact approach to on-chip interconnect heat conduction modeling using the finite element method

被引:32
|
作者
Gurrum, Siva P. [1 ]
Joshi, Yogendra K. [2 ]
King, William P. [3 ]
Ramakrishna, Koneru [4 ]
Gall, Martin [4 ]
机构
[1] Texas Instruments Inc, Semicond Packaging Technol Res, Dallas, TX 75243 USA
[2] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Atlanta, GA 30332 USA
[3] Univ Illinois, Dept Mech Sci & Engn, Urbana, IL 61801 USA
[4] Freescale Semicond Inc, Technol Solut Organizat, Austin, TX 78735 USA
关键词
D O I
10.1115/1.2957318
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over upcoming electronics technology nodes, shrinking feature sizes of on-chip interconnects and correspondingly higher current densities are expected to result in higher temperatures due to self-heating. This study describes a finite element based compact thermal modeling approach to investigate the effects of Joule heating on complex interconnect structures. In this method, interconnect cross section is assumed to be isothermal and conduction along the interconnect is retained. A composite finite element containing both metal and dielectric regions is used to discretize the interconnect stack. The compact approach predicts the maximum temperature rise in the metal to within 5-10% of the detailed numerical computations, while requiring only a fraction of elements. Computational time for the compact model solution is several seconds, versus many hours for the detailed solutions obtained through successive mesh refinement until grid independence is achieved. For a comparable number of elements, the compact model is in general much more accurate than the traditional finite element approach. To validate the simulations, temperature rise in a 500-link two-layer interconnect with a via layer was measured at several current densities. The compact method predicts the temperature rise of the 500-link chain to within 5% of the measurements thereby validating the method. The approach described here could be an efficient technique for full chip Joule heating simulations and for clock signal propagation simulations, which are performed as part of designing next generation chip architectures.
引用
收藏
页码:0310011 / 0310018
页数:8
相关论文
共 50 条
  • [31] Compact Modeling of on-chip ESD protection devices using verilog-A
    Li, Junjun
    Joshi, Sopan
    Barnes, Ryan
    Rosenbaum, Elyse
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 1047 - 1063
  • [32] Finite element modeling of the transient heat conduction between colliding particles
    Zhou, J. H.
    Yu, A. B.
    Horio, M.
    CHEMICAL ENGINEERING JOURNAL, 2008, 139 (03) : 510 - 516
  • [33] Finite element modeling of misalignment in interconnect vias
    Holland, AS
    Reeves, GK
    Matthews, GK
    Leech, PW
    COMMAD 04: 2004 CONFERENCE ON OPTOELECTRONIC AND MICROELECTRONIC MATERIALS AND DEVICES, PROCEEDINGS, 2005, : 307 - 310
  • [34] Finite element modeling for interconnect materials and structures
    Bassman, L
    Pinsky, P
    Deal, M
    ADVANCED INTERCONNECTS AND CONTACT MATERIALS AND PROCESSES FOR FUTURE INTEGRATED CIRCUITS, 1998, 514 : 299 - 299
  • [35] AQUAIA: A CAD tool for on-chip interconnect modeling, analysis, and optimization
    Elfadel, IM
    Anand, MB
    Deutsch, A
    Adekanmbi, O
    Angyal, M
    Smith, H
    Rubin, B
    Kopcsay, G
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2002, : 337 - 340
  • [36] Unstructured finite element method for transient heat conduction of moving heat source
    Kim, CK
    JSME INTERNATIONAL JOURNAL SERIES B-FLUIDS AND THERMAL ENGINEERING, 2005, 48 (03) : 618 - 623
  • [37] Modeling of general non-uniform on-chip interconnect structures
    Sundberg, G
    Lutz, RD
    Hahm, YC
    Settaluri, RK
    Zheng, J
    Weisshaar, A
    Tripathi, VK
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 396 - 401
  • [38] High-speed on-chip interconnect modeling for circuit simulation
    Caputa, P
    Alvandpour, A
    Svensson, C
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 143 - 146
  • [39] Integrated watershed modeling using a Finite Element Method and GIS approach
    Eldho, T. I.
    Jha, A.
    Singh, Anupam K.
    INTERNATIONAL JOURNAL OF RIVER BASIN MANAGEMENT, 2006, 4 (01) : 17 - 25
  • [40] The multipole approach for EEG forward modeling using the finite element method
    Vorwerk, Johannes
    Hanrath, Anne
    Wolters, Carsten H.
    Grasedyck, Lars
    NEUROIMAGE, 2019, 201