A compact approach to on-chip interconnect heat conduction modeling using the finite element method

被引:32
|
作者
Gurrum, Siva P. [1 ]
Joshi, Yogendra K. [2 ]
King, William P. [3 ]
Ramakrishna, Koneru [4 ]
Gall, Martin [4 ]
机构
[1] Texas Instruments Inc, Semicond Packaging Technol Res, Dallas, TX 75243 USA
[2] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Atlanta, GA 30332 USA
[3] Univ Illinois, Dept Mech Sci & Engn, Urbana, IL 61801 USA
[4] Freescale Semicond Inc, Technol Solut Organizat, Austin, TX 78735 USA
关键词
D O I
10.1115/1.2957318
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over upcoming electronics technology nodes, shrinking feature sizes of on-chip interconnects and correspondingly higher current densities are expected to result in higher temperatures due to self-heating. This study describes a finite element based compact thermal modeling approach to investigate the effects of Joule heating on complex interconnect structures. In this method, interconnect cross section is assumed to be isothermal and conduction along the interconnect is retained. A composite finite element containing both metal and dielectric regions is used to discretize the interconnect stack. The compact approach predicts the maximum temperature rise in the metal to within 5-10% of the detailed numerical computations, while requiring only a fraction of elements. Computational time for the compact model solution is several seconds, versus many hours for the detailed solutions obtained through successive mesh refinement until grid independence is achieved. For a comparable number of elements, the compact model is in general much more accurate than the traditional finite element approach. To validate the simulations, temperature rise in a 500-link two-layer interconnect with a via layer was measured at several current densities. The compact method predicts the temperature rise of the 500-link chain to within 5% of the measurements thereby validating the method. The approach described here could be an efficient technique for full chip Joule heating simulations and for clock signal propagation simulations, which are performed as part of designing next generation chip architectures.
引用
收藏
页码:0310011 / 0310018
页数:8
相关论文
共 50 条
  • [21] Modeling of Heat Transfer in Rotary Furnaces Using Finite Element Approach
    Akinluwade, K. J.
    Ibitoye, F. P.
    Isadare, D. A.
    Adeoye, M. O.
    Adetunji, A. R.
    MATERIALS PERFORMANCE AND CHARACTERIZATION, 2018, 7 (01) : 59 - 69
  • [22] On-chip optical interconnect using visible light
    Cai, Wei
    Zhu, Bing-cheng
    Gao, Xu-min
    Yang, Yong-chao
    Yuan, Jia-lei
    Zhu, Gui-xia
    Wang, Yong-jin
    Grunberg, Peter
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2017, 18 (09) : 1288 - 1294
  • [23] FINITE-ELEMENT MODELING OF RADIATION HEAT-TRANSFER COUPLED WITH CONDUCTION IN AN ADAPTIVE METHOD
    DAURELLE, JV
    OCCELLI, R
    MARTIN, R
    NUMERICAL HEAT TRANSFER PART B-FUNDAMENTALS, 1994, 25 (01) : 61 - 73
  • [24] Finite element modeling of coating thickness using heat transfer method
    Li, Yafeng
    Dhulipalla, Anvesh
    Zhang, Jian
    Park, Hye-Yeong
    Jung, Yeon-Gil
    Koo, Dan Daehyun
    Zhang, Jing
    CIRP JOURNAL OF MANUFACTURING SCIENCE AND TECHNOLOGY, 2021, 32 : 249 - 256
  • [25] Finite element modeling of coating thickness using heat transfer method
    Li, Yafeng
    Dhulipalla, Anvesh
    Zhang, Jian
    Park, Hye-Yeong
    Jung, Yeon-Gil
    Koo, Dan Daehyun
    Zhang, Jing
    CIRP Journal of Manufacturing Science and Technology, 2021, 32 : 249 - 256
  • [26] Compact Performance Models and Comparisons for Gigascale On-Chip Global Interconnect Technologies
    Koo, Kyung-Hoae
    Kapur, Pawan
    Saraswat, Krishna C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (09) : 1787 - 1798
  • [27] The polygonal finite element method for solving heat conduction problems
    Wu, Cheng-Tao
    Wu, Shao-Wei
    Niu, Rui-Ping
    Jiang, Chen
    Liu, G. R.
    ENGINEERING ANALYSIS WITH BOUNDARY ELEMENTS, 2023, 155 : 935 - 947
  • [28] A Laser Power Management Method for On-Chip Photonic Interconnect
    Wang, Xiaolu
    Guo, Yiming
    Gu, Huaxi
    Wang, Kun
    2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,
  • [29] Numerical experiments using hierarchical finite element method for nonlinear heat conduction in plates
    Kaneko, Hideaki
    Bey, Kim S.
    Lenbury, Yongwimon
    Toghaw, Puntip
    APPLIED MATHEMATICS AND COMPUTATION, 2008, 201 (1-2) : 414 - 430
  • [30] Compact modeling of on-chip ESD protection devices using Verilog-A
    IEEE, United States
    不详
    不详
    不详
    不详
    不详
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2006, 6 (1047-1063):