A compact approach to on-chip interconnect heat conduction modeling using the finite element method

被引:32
|
作者
Gurrum, Siva P. [1 ]
Joshi, Yogendra K. [2 ]
King, William P. [3 ]
Ramakrishna, Koneru [4 ]
Gall, Martin [4 ]
机构
[1] Texas Instruments Inc, Semicond Packaging Technol Res, Dallas, TX 75243 USA
[2] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Atlanta, GA 30332 USA
[3] Univ Illinois, Dept Mech Sci & Engn, Urbana, IL 61801 USA
[4] Freescale Semicond Inc, Technol Solut Organizat, Austin, TX 78735 USA
关键词
D O I
10.1115/1.2957318
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over upcoming electronics technology nodes, shrinking feature sizes of on-chip interconnects and correspondingly higher current densities are expected to result in higher temperatures due to self-heating. This study describes a finite element based compact thermal modeling approach to investigate the effects of Joule heating on complex interconnect structures. In this method, interconnect cross section is assumed to be isothermal and conduction along the interconnect is retained. A composite finite element containing both metal and dielectric regions is used to discretize the interconnect stack. The compact approach predicts the maximum temperature rise in the metal to within 5-10% of the detailed numerical computations, while requiring only a fraction of elements. Computational time for the compact model solution is several seconds, versus many hours for the detailed solutions obtained through successive mesh refinement until grid independence is achieved. For a comparable number of elements, the compact model is in general much more accurate than the traditional finite element approach. To validate the simulations, temperature rise in a 500-link two-layer interconnect with a via layer was measured at several current densities. The compact method predicts the temperature rise of the 500-link chain to within 5% of the measurements thereby validating the method. The approach described here could be an efficient technique for full chip Joule heating simulations and for clock signal propagation simulations, which are performed as part of designing next generation chip architectures.
引用
收藏
页码:0310011 / 0310018
页数:8
相关论文
共 50 条
  • [1] A novel compact method for thermal modeling of on-chip interconnects based on the finite element method
    Gurrum, SP
    Joshi, YK
    King, WP
    Ramakrishna, K
    ELECTRONIC AND PHOTONIC PACKAGING, ELECTRICAL SYSTEMS AND PHOTONIC DESIGN AND NANOTECHNOLOGY - 2003, 2003, : 441 - 445
  • [2] Compact modeling and fast simulation of on-chip interconnect lines
    Ioan, D
    Ciuprina, G
    Radulescu, M
    Seebacher, E
    IEEE TRANSACTIONS ON MAGNETICS, 2006, 42 (04) : 547 - 550
  • [3] Modeling magnetic coupling for on-chip interconnect
    Beattie, MW
    Pileggi, LT
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 335 - 340
  • [4] On-chip interconnect modeling by wire duplication
    Zhong, GA
    Koh, CK
    Roy, K
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 341 - 346
  • [5] On-chip interconnect modeling by wire duplication
    Zhong, G
    Koh, CK
    Roy, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (11) : 1521 - 1532
  • [6] A layered finite element method for high-frequency modeling of large-scale three-dimensional on-chip interconnect structures
    Jiao, Dan
    Chakravaty, Sourav
    Dai, Changhong
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2006, : 313 - +
  • [7] Transient Heat Conduction in On-Chip Interconnects Using Proper Orthogonal Decomposition Method
    Barabadi, Banafsheh
    Kumar, Satish
    Joshi, Yogendra K.
    JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2017, 139 (07):
  • [8] Fundamental approach to anisotropic heat conduction using the element-based finite volume method
    Prestini, D.
    Filippini, G.
    Zdanski, P. S. B.
    Vaz, M., Jr.
    NUMERICAL HEAT TRANSFER PART B-FUNDAMENTALS, 2017, 71 (04) : 327 - 345
  • [9] FINITE ELEMENT MODELING METHOD OF CHIP FORMATION BASED ON ALE APPROACH
    Xie, L. -J.
    Li, L.
    Ding, Y.
    Wang, X. -B.
    PROCEEDINGS OF THE 2010 INTERNATIONAL CONFERENCE ON MECHANICAL, INDUSTRIAL, AND MANUFACTURING TECHNOLOGIES (MIMT 2010), 2010, : 443 - 448
  • [10] On-chip interconnect inductance extraction using fast multipole method
    Wang, Xiao-Li
    Luo, Xian-Jue
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2008, 28 (24): : 147 - 152