Error Mitigation Using Approximate Logic Circuits: A Comparison of Probabilistic and Evolutionary Approaches

被引:24
|
作者
Sanchez-Clemente, Antonio J. [1 ]
Entrena, Luis [1 ]
Hrbacek, Radek [2 ]
Sekanina, Lukas [2 ]
机构
[1] Univ Carlos III Madrid, Dept Elect Technol, Madrid 28911, Spain
[2] Brno Univ Technol, Fac Informat Technol, Ctr Excellence IT4Innovat, Brno 61266, Czech Republic
关键词
Approximate logic circuit; error mitigation; evolutionary computing; single-event transient (SET); single-event upset (SEU); MASKING; REDUNDANCY;
D O I
10.1109/TR.2016.2604918
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling poses an increasing challenge to the reliability of digital circuits. Hardware redundancy solutions, such as triplemodular redundancy (TMR), produce very high area overhead, so partial redundancy is often used to reduce the overheads. Approximate logic circuits provide a general framework for optimized mitigation of errors arising from a broad class of failure mechanisms, including transient, intermittent, and permanent failures. However, generating an optimal redundant logic circuit that is able to mask the faults with the highest probability while minimizing the area overheads is a challenging problem. In this study, we propose and compare two new approaches to generate approximate logic circuits to be used in a TMR schema. The probabilistic approach approximates a circuit in a greedy manner based on a probabilistic estimation of the error. The evolutionary approach can provide radically different solutions that are hard to reach by other methods. By combining these two approaches, the solution space can be explored in depth. Experimental results demonstrate that the evolutionary approach can produce better solutions, but the probabilistic approach is close. On the other hand, these approaches provide much better scalability than other existing partial redundancy techniques.
引用
收藏
页码:1871 / 1883
页数:13
相关论文
共 50 条
  • [41] Evolutionary Quantum Logic Synthesis of Boolean Reversible Logic Circuits Embedded in Ternary Quantum Space using Structural Restrictions
    Lukac, Martin
    Perkowski, Marek
    Kameyama, Michitaka
    2010 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2010,
  • [42] Design of multiple-valued logic circuits using graph-based evolutionary synthesis
    Natsui, M
    Homma, N
    Aoki, T
    Higuchi, T
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2005, 11 (5-6) : 519 - 544
  • [43] Optimum transistor sizing of CMOS logic circuits using logical effort theory and evolutionary algorithms
    Singh, Kunwar
    Jain, Aman
    Mittal, Aviral
    Yadav, Vinay
    Singh, Atul Anshuman
    Jain, Anmoll Kumar
    Gupta, Maneesha
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 25 - 38
  • [44] Using Safe Operation Regions to Assess the Error Probability of Logic Circuits due to Process Variations
    Khalid, Usman
    Mastrandrea, Antonio
    Olivieri, Mauro
    2013 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2013, : 177 - 180
  • [45] A Soft-Error Mitigation Approach Using Pulse Quenching Enhancement at Detailed Placement for Combinational Circuits
    He, Xu
    Wang, Yao
    Liu, Chang
    Wu, Qiang
    Luo, Juan
    Guo, Yang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (04)
  • [46] Using multi-objective evolutionary algorithm in PLD model to implement the automatic design of logic circuits
    Wang, Ping
    Zeng, Sanyou
    Yan, Jingfeng
    Xu, Hangdong
    PROGRESS IN INTELLIGENCE COMPUTATION AND APPLICATIONS, PROCEEDINGS, 2007, : 120 - 123
  • [47] Feasibility of the Evolutionary Algorithm using Different Behaviours of the Mutation Rate to Design Simple Digital Logic Circuits
    Movsovic, Konstantin
    Stomeo, Emanuele
    Kalganova, Tatiana
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 12, 2006, 12 : 114 - +
  • [48] Node-to-node error sensitivity analysis using a graph based approach for VLSI logic circuits
    Vaghef, Vahid Hamiyati
    Peiravi, Ali
    MICROELECTRONICS RELIABILITY, 2015, 55 (01) : 264 - 271
  • [49] SEU error signature analysis of Gbit/s SiGe logic circuits using a pulsed laser microprobe
    Sutton, Akil K.
    Krithivasan, Ramkumar
    Marshall, Paul W.
    Carts, Martin A.
    Seidleck, Christina
    Ladbury, Ray
    Cressler, John D.
    Marshall, Cheryl J.
    Currie, Steve
    Reed, Robert A.
    Niu, Guofu
    Randall, Barbara
    Fritz, Karl
    McMorrow, Dale
    Gilbert, Barry
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3277 - 3284
  • [50] Diagnosis of logic circuits using compressed deterministic data and on-chip response comparison
    Kinsman, Adam B.
    Ollivierre, Scott
    Nicolici, Nicola
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) : 537 - 548