Node-to-node error sensitivity analysis using a graph based approach for VLSI logic circuits

被引:3
|
作者
Vaghef, Vahid Hamiyati [1 ]
Peiravi, Ali [1 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad, Iran
关键词
Soft error rate; Node-to-node sensitivity analysis; Mason's gain formula; Matrix sparsity; Combinational logic; RELIABILITY-ANALYSIS; GATE;
D O I
10.1016/j.microrel.2014.09.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Shrinking the transistors size and supply voltage in the advanced VLSI logic circuits, significantly increases the susceptibility of the circuits to soft errors. Therefore, analysis of the effects on other nodes, caused by the soft errors occurring at each individual node is an essential step for VLSI logic circuit design. In this paper, a novel approach based on the Mason's gain formula, for the node-to-node sensitivity analysis of logic circuits is proposed. Taking advantage of matrix sparsity, the runtime and the memory requirement of the proposed approach become scalable. Also, taking the effects of reconvergent paths into account, the accuracy of the proposed approach is improved considerably. According to the simulation results, the proposed approach runs 4.7 x faster than those proposed in the prior works while its computational complexity is O(N-1.7) on the average. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:264 / 271
页数:8
相关论文
共 50 条
  • [1] A graph based approach for reliability analysis of nano-scale VLSI logic circuits
    Vaghef, Vahid Hamiyati
    Peiravi, Ali
    MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1299 - 1306
  • [2] An improved network structural balance approach based on weighted node-to-node influence with evolutionary algorithm
    Yang, Mingzhou
    Ma, Lianbo
    Wang, Xingwei
    Huang, Min
    He, Qiang
    APPLIED SOFT COMPUTING, 2020, 94 (94)
  • [3] Error-tolerant graph matching using node contraction
    Dwivedi, Shri Prakash
    Singh, Ravi Shankar
    PATTERN RECOGNITION LETTERS, 2018, 116 : 58 - 64
  • [4] A novel algorithm for multi-node bridge analysis of large VLSI circuits
    Zachariah, ST
    Chakravarty, S
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 333 - 338
  • [5] Approximate Testing of Digital VLSI Circuits using Error Significance based Fault Analysis
    Jena, Sisir Kumar
    Biswas, Santosh
    Deka, Jatindra Kumar
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [6] A Residual Error Analysis based Secure CS Approach for Malicious Node Attack
    Cao, Yangqin
    Yan, Jun
    Zhu, Wei-ping
    2016 INTERNATIONAL CONFERENCE ON COMPUTER, INFORMATION AND TELECOMMUNICATION SYSTEMS (CITS), 2016, : 151 - 155
  • [7] An approach to gross error detection based on the residual of single node
    Rong, G
    Feng, YP
    Wang, XR
    Proceedings of the 2004 Intelligent Sensors, Sensor Networks & Information Processing Conference, 2004, : 217 - 222
  • [8] Noise Reduction in VLSI Circuits using Modified GA Based Graph Coloring
    Maitra, Timir
    Pal, Anindya J.
    Bhattacharyya, Debnath
    Kim, Tai-hoon
    International Journal of Control and Automation, 2010, 3 (02): : 37 - 44
  • [9] Design for testability for analog circuits using sensitivity analysis based on signal flow graph
    Qian, YL
    Qiu, J
    Yi, XS
    Wen, XS
    ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 459 - 462
  • [10] Approach to gross error identification of instruments based on residual of single node
    Wang, Xiruo
    Rong, Gang
    Huagong Xuebao/Journal of Chemical Industry and Engineering (China), 2000, 51 (01): : 17 - 22