Node-to-node error sensitivity analysis using a graph based approach for VLSI logic circuits

被引:3
|
作者
Vaghef, Vahid Hamiyati [1 ]
Peiravi, Ali [1 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad, Iran
关键词
Soft error rate; Node-to-node sensitivity analysis; Mason's gain formula; Matrix sparsity; Combinational logic; RELIABILITY-ANALYSIS; GATE;
D O I
10.1016/j.microrel.2014.09.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Shrinking the transistors size and supply voltage in the advanced VLSI logic circuits, significantly increases the susceptibility of the circuits to soft errors. Therefore, analysis of the effects on other nodes, caused by the soft errors occurring at each individual node is an essential step for VLSI logic circuit design. In this paper, a novel approach based on the Mason's gain formula, for the node-to-node sensitivity analysis of logic circuits is proposed. Taking advantage of matrix sparsity, the runtime and the memory requirement of the proposed approach become scalable. Also, taking the effects of reconvergent paths into account, the accuracy of the proposed approach is improved considerably. According to the simulation results, the proposed approach runs 4.7 x faster than those proposed in the prior works while its computational complexity is O(N-1.7) on the average. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:264 / 271
页数:8
相关论文
共 50 条
  • [41] Spectral clustering-based community detection using graph distance and node attributes
    Tang, Fengqin
    Wang, Chunning
    Su, Jinxia
    Wang, Yuanyuan
    COMPUTATIONAL STATISTICS, 2020, 35 (01) : 69 - 94
  • [42] An Approach using Node Operating Point for Performance Analysis with Network Calculus
    Angrishi, Kishore
    Killat, Ulrich
    PROCEEDINGS OF THE 2011 INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2011, : 30 - 37
  • [43] Unit Disk Graph-Based Node Similarity Index for Complex Network Analysis
    Meghanathan, Natarajan
    COMPLEXITY, 2019,
  • [44] A Node Access Frequency based Graph Partitioning Technique for Efficient Dynamic Dependency Analysis
    Kusu, Kazuma
    Kume, Izuru
    Hatano, Kenji
    NINTH INTERNATIONAL CONFERENCES ON ADVANCES IN MULTIMEDIA (MMEDIA 2017), 2017, : 73 - 78
  • [45] Signal transition graph based logic synthesis for asynchronous control circuits using template based method
    Sudeng, Sufian
    Thongtak, Arthit
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 314 - 317
  • [46] Accumulative error analysis of incremental node localization approach and its improvement in wireless sensor network
    School of Electronic Engineering and Optoelectronic Technology, NUST, Nanjing 210094, China
    Nanjing Li Gong Daxue Xuebao, 2008, 4 (496-501):
  • [47] Graph-Based Symbolic Technique for Improving Sensitivity Analysis in Analog Integrated Circuits
    Tlelo, E.
    Rodriguez, S.
    IEEE LATIN AMERICA TRANSACTIONS, 2014, 12 (05) : 871 - 876
  • [48] Design of multiple-valued logic circuits using graph-based evolutionary synthesis
    Natsui, M
    Homma, N
    Aoki, T
    Higuchi, T
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2005, 11 (5-6) : 519 - 544
  • [49] Central-node approach for accurate self-adjoint sensitivity analysis, of dielectric structures
    Song, Yunpeng
    Nikolova, Natalia K.
    2007 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-6, 2007, : 894 - 897
  • [50] Analysis of mix-and-match litho approach for manufacturing 20nm logic node products
    Wei, Yayi
    Zhao, Chao
    Ye, Tianchun
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VI, 2014, 9049