Synthesis of Multiple Valued Logic Digital Circuits using CMOS Gates

被引:0
|
作者
Sooriamala, A. P.
Poovannan, E.
机构
关键词
Algebra; digital integrated circuits; multivalued logic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In Digital electronics to build a chip using Binary-logic, large area and more number of interconnections are required. One of the solutions is to use a larger set of signals over the same chip area. In this way Multiple-Valued Logic Designs are gaining importance. This paper presents multiple-valued multiplexer, full adder and single bit memory element. This design uses SUC (successor), MAX (Maximum) and eANDx (extended AND1, extended AND2 and extended AND3) operators. Application of multi-valued (non-binary) digital signals can provide considerable relief for a number of problems faced using the binary systems. Increased information density and processing efficiency of circuits could theoretically be substantially increased without any drastic increase in the cost of the underlying fabrication technology through the use of MultipleValued Logic (MVL). The use of non-binary data storage (ROM, RAM, Flash Memory) has led to reduction in on-chip physical space as compared to the use of binary data storage. Multiple-valued logic (MVL) application in the design of digital devices opens additional opportunities. In this paper we have designed Quaternary latch & quaternary multiplexer. Multiplexer is designed with different threshold voltages. All the circuits were simulated with the Tanner EDA tool using TSMC 0.3 mu m technology and have shown improvements in performance and power consumption and propagation delay than their equivalent binary circuits.
引用
收藏
页码:383 / 388
页数:6
相关论文
共 50 条
  • [21] Basic multiple-valued functions using recharge CMOS logic
    Berg, Y
    Aunet, S
    Noess, O
    Mirmotahari, O
    34TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2004, : 346 - 351
  • [22] Multiple-valued logic circuits using resonant tunneling diodes
    Mazumder, P
    WOFE '97 - 1997 ADVANCED WORKSHOP ON FRONTIERS IN ELECTRONICS, PROCEEDINGS, 1996, : 123 - 126
  • [23] Exact synthesis of 3-qubit quantum circuits from non-binary quantum gates using multiple-valued logic and group theory
    Yang, GW
    Hung, WNN
    Song, XY
    Perkowski, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 434 - 435
  • [24] The synthesis of multiple-valued logic circuits using local-excitation-type neuron models
    Matsumoto, M
    Ueda, Y
    Nomoto, I
    30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 21 - 26
  • [25] SEQUENTIAL CIRCUITS USING THRESHOLD LOGIC GATES
    HURST, SL
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1970, 29 (05) : 495 - &
  • [26] Perfect Concurrent Fault Detection in CMOS Logic Circuits Using Parity Preservative Reversible Gates
    Parvin, Sajjad
    Altun, Mustafa
    IEEE ACCESS, 2019, 7 : 163939 - 163947
  • [27] DETECTION OF MULTIPLE FAULTS USING SSFTS IN CMOS LOGIC-CIRCUITS
    TONG, CQ
    LU, D
    COMPUTERS & ELECTRICAL ENGINEERING, 1995, 21 (04) : 271 - 280
  • [28] OPTICAL MULTIPLE-VALUED LOGIC GATES - COMPLEMENT AND LITERALS
    MADA, H
    OZAWA, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1987, 26 (08): : L1283 - L1285
  • [29] On universality of general reversible multiple-valued logic gates
    Kerntopf, P
    Perkowski, MA
    Khan, MHA
    34TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2004, : 68 - 73
  • [30] Multiple-valued Logic Gates using Asymmetric Single-electron Transistors
    Zhang, Wan-cheng
    Wu, Nan-jian
    Hashizume, Tamotsu
    Kasai, Seiya
    ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 337 - +