Synthesis of Multiple Valued Logic Digital Circuits using CMOS Gates

被引:0
|
作者
Sooriamala, A. P.
Poovannan, E.
机构
关键词
Algebra; digital integrated circuits; multivalued logic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In Digital electronics to build a chip using Binary-logic, large area and more number of interconnections are required. One of the solutions is to use a larger set of signals over the same chip area. In this way Multiple-Valued Logic Designs are gaining importance. This paper presents multiple-valued multiplexer, full adder and single bit memory element. This design uses SUC (successor), MAX (Maximum) and eANDx (extended AND1, extended AND2 and extended AND3) operators. Application of multi-valued (non-binary) digital signals can provide considerable relief for a number of problems faced using the binary systems. Increased information density and processing efficiency of circuits could theoretically be substantially increased without any drastic increase in the cost of the underlying fabrication technology through the use of MultipleValued Logic (MVL). The use of non-binary data storage (ROM, RAM, Flash Memory) has led to reduction in on-chip physical space as compared to the use of binary data storage. Multiple-valued logic (MVL) application in the design of digital devices opens additional opportunities. In this paper we have designed Quaternary latch & quaternary multiplexer. Multiplexer is designed with different threshold voltages. All the circuits were simulated with the Tanner EDA tool using TSMC 0.3 mu m technology and have shown improvements in performance and power consumption and propagation delay than their equivalent binary circuits.
引用
收藏
页码:383 / 388
页数:6
相关论文
共 50 条
  • [1] Universal Set of CMOS Gates for the Synthesis of Multiple Valued Logic Digital Circuits
    Romero, Milton Ernesto
    Martins, Evandro Mazina
    dos Santos, Ricardo Ribeiro
    Duarte Gonzalez, Mario Enrique
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (03) : 736 - 749
  • [2] Multiple Valued Logic Algebra for the Synthesis of Digital Circuits
    Romero, Milton E. R.
    Martins, Evandro M.
    Santos, Ricardo R.
    ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 262 - +
  • [3] Implementation of multiple-valued logic circuit with CMOS multiple-valued output gates
    Sakata, Izumi
    Systems and Computers in Japan, 1989, 20 (02) : 67 - 77
  • [4] Implementation of Multi-Valued Logic Gates Using Full Current-Mode CMOS Circuits
    Turgay Temel
    Avni Morgul
    Analog Integrated Circuits and Signal Processing, 2004, 39 : 191 - 204
  • [5] Voltage comparator circuits for multiple-valued CMOS logic
    Guo, YB
    Current, KW
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 67 - 73
  • [6] Implementation of multi-valued logic gates using full current-mode CMOS circuits
    Temel, T
    Morgul, A
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (02) : 191 - 204
  • [7] A Multiple Valued Logic Approach for the Synthesis of Garbled Circuits
    Cimato, Stelvio
    Ciriani, Valentina
    Damiani, Ernesto
    Ehsanpour, Maryam
    2017 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2017, : 232 - 236
  • [8] Fault-tolerant logic gates using neuromorphic CMOS circuits
    Joye, Neil
    Schmid, Alexandre
    Leblebici, Yusuf
    Asai, Tetsuya
    Amemiya, Yoshihito
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 249 - +
  • [9] Using multiple-valued gates to implement reversible logic
    Mirmotahari, O.
    Berg, Y.
    Lomsdalen, J.
    Overas, V.
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 361 - +
  • [10] Quaternary voltage-mode CMOS circuits for multiple-valued logic
    Thoidis, I
    Soudris, D
    Karafyllidis, I
    Christoforidis, S
    Thanailakis, A
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1998, 145 (02): : 71 - 77