SAR plus ΔΣ ADCs with open-loop integrator using dynamic amplifier

被引:6
|
作者
Matsuzawa, Akira [1 ]
Miyahara, Masaya [1 ]
机构
[1] Tokyo Inst Technol, Dept Elect & Elect Engn, Meguro Ku, S3-27,2-12-1 Ookayama, Tokyo 1528552, Japan
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 06期
关键词
analog to digital converter; SAR; delta-sigma; dynamic amplifier; integrator; low energy;
D O I
10.1587/elex.15.20182002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes and discusses SAR+Delta Sigma ADCs with open-loop integrators for low power, high speed, and low noise sensing systems. The integrator uses an open-loop architecture and dynamic amplifier to realize high speed and low power complete integration. Two prototype ADCs have been developed for general purpose and for CMOS image sensors. A high dynamic range of 84 dB and a high Schreier's FoM of 173 dB have achieved. Furthermore, a high FoM over 170 dB is maintained across a wide range of sampling rate from 2.5 MS/s to 25 MS/s. The SAR+Delta Sigma ADC for CMOS image sensors can reduce the noise down to 66 mu V.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] SAR plus ΔΣ ADC with Open-Loop Integrator using Dynamic Amplifier
    Matsuzawa, Akira
    Miyahara, Masaya
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 24 - 27
  • [2] An 84 dB Dynamic Range 62.5-625 kHz Bandwidth Clock-Scalable Noise-Shaping SAR ADC with Open-Loop Integrator using Dynamic Amplifier
    Miyahara, Masaya
    Matsuzawa, Akira
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [3] An Open-Loop Differential Time Amplifier
    Kwon, Hye-Jung
    Lim, Ji-Hoon
    Kim, Byungsub
    Sim, Jae-Yoon
    Park, Hong-June
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 106 - 107
  • [4] Open-Loop System Identification of MIMO Integrator Model
    Jikuya I.
    Kino M.
    Yamada K.
    1600, Taylor and Francis Ltd. (13): : 73 - 76
  • [5] Power optimization for pipelined ADCs with open-loop residue amplifiers
    Zanikopoulos, Athon
    Harpe, Pieter
    Hegt, Hans
    van Roermund, Arthur
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 132 - 135
  • [6] A low-power, high-speed open-loop residue amplifier for pipelined ADCs with digital calibration
    Zhana, Hong
    Chen, Guican
    Cheng, Jun
    Jia, Huayu
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 469 - 472
  • [7] Dynamic stability of open-loop hopping
    Cham, Jorge G.
    Cutkosky, Mark R.
    JOURNAL OF DYNAMIC SYSTEMS MEASUREMENT AND CONTROL-TRANSACTIONS OF THE ASME, 2007, 129 (03): : 275 - 284
  • [8] Open-Loop Orientation Control Using Dynamic Magnetic Fields
    Petruska, Andrew J.
    IEEE ROBOTICS AND AUTOMATION LETTERS, 2020, 5 (04): : 5472 - 5476
  • [9] Open-Loop Switched-Capacitor Integrator for Low Voltage Applications
    D'Amico, Stefano
    Marinaci, Stefano
    Pridnig, Peter
    Bresciani, Marco
    ELECTRONICS, 2020, 9 (05)
  • [10] A 2 GHz bandwidth, 6-bit inverter-based open-loop amplifier for high-speed ADCs
    Gunnar Hogganvik, Pal
    Wisland, Dag T.
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,