共 50 条
- [1] SAR plus ΔΣ ADC with Open-Loop Integrator using Dynamic Amplifier 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 24 - 27
- [2] An 84 dB Dynamic Range 62.5-625 kHz Bandwidth Clock-Scalable Noise-Shaping SAR ADC with Open-Loop Integrator using Dynamic Amplifier 2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
- [3] An Open-Loop Differential Time Amplifier 2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 106 - 107
- [4] Open-Loop System Identification of MIMO Integrator Model 1600, Taylor and Francis Ltd. (13): : 73 - 76
- [5] Power optimization for pipelined ADCs with open-loop residue amplifiers 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 132 - 135
- [6] A low-power, high-speed open-loop residue amplifier for pipelined ADCs with digital calibration ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 469 - 472
- [7] Dynamic stability of open-loop hopping JOURNAL OF DYNAMIC SYSTEMS MEASUREMENT AND CONTROL-TRANSACTIONS OF THE ASME, 2007, 129 (03): : 275 - 284
- [8] Open-Loop Orientation Control Using Dynamic Magnetic Fields IEEE ROBOTICS AND AUTOMATION LETTERS, 2020, 5 (04): : 5472 - 5476
- [10] A 2 GHz bandwidth, 6-bit inverter-based open-loop amplifier for high-speed ADCs 2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,