Self-Heating Effects and Analog Performance Optimization of Fin-Type Field-Effect Transistors

被引:19
|
作者
Takahashi, Tsunaki [1 ,2 ]
Beppu, Nobuyasu [1 ,2 ]
Chen, Kunro [1 ]
Oda, Shunri [3 ]
Uchida, Ken [1 ,2 ]
机构
[1] Tokyo Inst Technol, Dept Phys Elect, Meguro Ku, Tokyo 1528552, Japan
[2] Keio Univ, Dept Elect & Elect Engn, Yokohama, Kanagawa 2238522, Japan
[3] Tokyo Inst Technol, Quantum Nanoelect Res Ctr, Meguro Ku, Tokyo 1528552, Japan
关键词
THERMAL-CONDUCTIVITY; TRANSPORT; CIRCUIT;
D O I
10.7567/JJAP.52.04CC03
中图分类号
O59 [应用物理学];
学科分类号
摘要
The self-heating effects (SHEs) of bulk and silicon-on-insulator (SOI) fin-type field-effect transistors (FinFETs) and their impacts on circuit performance have been investigated on the basis of a realistic thermal conductivity of silicon. The heat dissipation via interconnect wires and interface thermal resistance in the high-kappa gate stack were incorporated in simulations. It is shown that the depth of the shallow trench isolation (STI) of bulk FinFETs cannot be decreased to less than 100nm owing to the increase in off-state leakage current. We observed that the thermal resistance Rth of SOI FinFETs greatly decreases upon thinning the buried oxide (BOX) layer. When the BOX thickness t(BOX) is less than 50 nm, the Rth of SOI FinFETs is smaller than that of bulk FinFETs with an STI thickness of 100 nm, indicating a lower operation temperature of the thin-BOX SOI FinFETs than that of bulk FinFETs. The lower operation temperature of the 5-nm BOX SOI FinFET was confirmed under a practical bias condition for analog operations. In fin width, W-fin, versus Rth characteristics, a strong W-fin dependence of Rth was observed only in the bulk FinFETs, implying that fluctuations in W-fin result in the variability of the operation temperature of the bulk FinFETs. Analog performance has been analyzed by calculating the cutoff frequency f(T) and the maximum oscillation frequency f(max). We demonstrated that both f(T) and f(max) can be maximized in SOI FinFETs by optimizing t(BOX) with regard to electrical and thermal properties. Better analog performance, and hence the optimization of t(BOX), are indispensable for the device design of a FinFET-based system-on-a-chip (SoC) platform. (C) 2013 The Japan Society of Applied Physics
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Quasi-two-dimension physic-topological model of field-effect transistors (FETs) in view of the self-heating effect
    Sivyakov, DB
    Boldirev, DR
    APEDE'2002: FIFTH INTERNATIONAL CONFERENCE ON ACTUAL PROBLEMS OF ELECTRON DEVICES ENGINEERING, 2002, : 82 - 85
  • [32] Performance improvement of Ge fin field-effect transistors by post-fin-fabrication annealing
    Mizubayashi, Wataru
    Oka, Hiroshi
    Mori, Takahiro
    Ishikawa, Yuki
    Samukawa, Seiji
    Endo, Kazuhiko
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59
  • [33] Cross-sectional channel shape dependence of short-channel effects in fin-type double-gate metal oxide semiconductor field-effect transistors
    Liu, YX
    Ishii, K
    Masahara, M
    Tsutsumi, T
    Takashima, H
    Yamauchi, H
    Suzuki, E
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 2151 - 2155
  • [34] Impact of the Self-Heating Effect on Nanosheet Field Effect Transistor Performance
    Smaani, Billel
    Paras, Neha
    Rahi, Shiromani Balmukund
    Song, Young Suh
    Yadav, Ramakant
    Tayal, Subham
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (02)
  • [35] Minimum energy and power demands in analog ICs and the impact of self-heating effects in tiny transistors
    Gilbert, Barrie
    EDN, 2006, 51 (20) : 160 - +
  • [36] Simulation of Self-heating Effects on Heterojunction Bipolar Transistors
    Chang, Yang-Hua
    Cai, Jia-Shiou
    IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS 2013 (ISNE 2013), 2013,
  • [37] Self-Heating Effects in ultrathin FD SOI transistors
    Rodriguez, N.
    Navarro, C.
    Andrieu, F.
    Faynot, O.
    Gamiz, F.
    Cristoloveanu, S.
    2011 IEEE INTERNATIONAL SOI CONFERENCE, 2011,
  • [38] Self-Heating Effects In Polysilicon Source Gated Transistors
    R. A. Sporea
    T. Burridge
    S. R. P. Silva
    Scientific Reports, 5
  • [39] Self-Heating Effects In Polysilicon Source Gated Transistors
    Sporea, R. A.
    Burridge, T.
    Silva, S. R. P.
    SCIENTIFIC REPORTS, 2015, 5
  • [40] A SIMPLE ANALOG MULTIPLIER WITH FIELD-EFFECT TRANSISTORS
    SEYFRIED, P
    LANGE, W
    MESSTECHNIK, 1969, 77 (7-8): : 187 - +