Self-Heating Effects and Analog Performance Optimization of Fin-Type Field-Effect Transistors

被引:19
|
作者
Takahashi, Tsunaki [1 ,2 ]
Beppu, Nobuyasu [1 ,2 ]
Chen, Kunro [1 ]
Oda, Shunri [3 ]
Uchida, Ken [1 ,2 ]
机构
[1] Tokyo Inst Technol, Dept Phys Elect, Meguro Ku, Tokyo 1528552, Japan
[2] Keio Univ, Dept Elect & Elect Engn, Yokohama, Kanagawa 2238522, Japan
[3] Tokyo Inst Technol, Quantum Nanoelect Res Ctr, Meguro Ku, Tokyo 1528552, Japan
关键词
THERMAL-CONDUCTIVITY; TRANSPORT; CIRCUIT;
D O I
10.7567/JJAP.52.04CC03
中图分类号
O59 [应用物理学];
学科分类号
摘要
The self-heating effects (SHEs) of bulk and silicon-on-insulator (SOI) fin-type field-effect transistors (FinFETs) and their impacts on circuit performance have been investigated on the basis of a realistic thermal conductivity of silicon. The heat dissipation via interconnect wires and interface thermal resistance in the high-kappa gate stack were incorporated in simulations. It is shown that the depth of the shallow trench isolation (STI) of bulk FinFETs cannot be decreased to less than 100nm owing to the increase in off-state leakage current. We observed that the thermal resistance Rth of SOI FinFETs greatly decreases upon thinning the buried oxide (BOX) layer. When the BOX thickness t(BOX) is less than 50 nm, the Rth of SOI FinFETs is smaller than that of bulk FinFETs with an STI thickness of 100 nm, indicating a lower operation temperature of the thin-BOX SOI FinFETs than that of bulk FinFETs. The lower operation temperature of the 5-nm BOX SOI FinFET was confirmed under a practical bias condition for analog operations. In fin width, W-fin, versus Rth characteristics, a strong W-fin dependence of Rth was observed only in the bulk FinFETs, implying that fluctuations in W-fin result in the variability of the operation temperature of the bulk FinFETs. Analog performance has been analyzed by calculating the cutoff frequency f(T) and the maximum oscillation frequency f(max). We demonstrated that both f(T) and f(max) can be maximized in SOI FinFETs by optimizing t(BOX) with regard to electrical and thermal properties. Better analog performance, and hence the optimization of t(BOX), are indispensable for the device design of a FinFET-based system-on-a-chip (SoC) platform. (C) 2013 The Japan Society of Applied Physics
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Analyses on RF Performances of Silicon-Compatible InGaAs-Based Planar-Type and Fin-Type Junctionless Field-Effect Transistors
    Seo, Jae Hwa
    Yoon, Young Jun
    Cho, Seongjae
    Tae, Heung-Sik
    Lee, Jung-Hee
    Kang, In Man
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2015, 15 (10) : 7615 - 7619
  • [22] Design optimization of sub-5nm node nanosheet field effect transistors to minimize self-heating effects
    Ding, Fei
    Wong, Hiu-Yung
    Liu, Tsu-Jae King
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2021, 39 (01):
  • [23] Hot carrier reliability study in body-tied fin-type field effect transistors
    Han, Jin-Woo
    Lee, Choong-Ho
    Park, Donggun
    Choi, Yang-Kyu
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3101 - 3105
  • [24] Self-heating effects in SOI bipolar transistors
    Olsson, J
    MICROELECTRONIC ENGINEERING, 2001, 56 (3-4) : 339 - 352
  • [25] Design of bulk fin-type field-effect transistor considering gate work-function
    Han, Kyoung-Rok
    Choi, Byung-Kil
    Kwon, Hyuck-In
    Lee, Jong-Ho
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (06) : 4385 - 4391
  • [26] Self-Heating Effects from Transistors to Gates
    van Santen, Victor M.
    Schillinger, Linda
    Amrouch, Hussam
    2021 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2021,
  • [27] Design and Analysis of Gate-recessed AlGaN/GaN Fin-type Field-Effect Transistor
    Jang, Young In
    Seo, Jae Hwa
    Yoon, Young Jun
    Eun, Hye Rim
    Kwon, Ra Hee
    Lee, Jung-Hee
    Kwon, Hyuck-In
    Kang, In Man
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (05) : 554 - 562
  • [28] Effect of Variations in Fin Thickness and Self-heating on FinFETs
    Varghese, Bibin
    Sruthi, G. S.
    Kumar, V. Vinod
    Kumar, U. Sajesh
    2014 FIRST INTERNATIONAL CONFERENCE ON COMPUTATIONAL SYSTEMS AND COMMUNICATIONS (ICCSC), 2014, : 111 - 115
  • [29] Performance Optimization and Design of CFET Correlated with Self-Heating Effect
    Zhao, Songhan
    Zhao, Pan
    He, Yandong
    Liu, Xiaoyan
    Du, Gang
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 18 - 20
  • [30] Sub-30nm strained p-channel fin-type field-effect transistors with condensed SiGe source/drain stressors
    Tan, Kian-Ming
    Liow, Tsung-Yang
    Lee, Rinus T. P.
    Chui, King-Jien
    Tung, Chih-Hang
    Balasubramanian, N.
    Samudra, Ganesh S.
    Yoo, Won-Jong
    Yeo, Yee-Chia
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2058 - 2061