Design & Implementation of High Speed Low Power Scan Flip-Flop

被引:0
|
作者
Janwadkar, Sudhanshu [1 ]
Kolte, Mahesh T. [2 ]
机构
[1] MIT Coll Engn, VLSI & Embedded Syst, Pune, Maharashtra, India
[2] MIT Coll Engn, Dept E&TC, Pune, Maharashtra, India
关键词
Scan test; Embedded Logic; FPGA; Spartan; 6; VHDL; Power-delay Product;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the years, The semiconductor industry has made tremendously impressive improvement in terms of density of very large-scale integrated (VLSI) circuits. Increasing demand for System on Chip(SoC) design can be viewed as a consequence of this trend. In SoC testing, Scan-path test is being used widely to reduce test generation complexity for circuit containing storage devices and feedback paths with combinational logic. Since a lot of scan flip flops are used in scan path testing of SoC, improving the performance of scan flip-flops is significantly important. In the past decade, many flip-flop designs have been proposed which incorporate Scan functionality into flip-flop architecture, to combat flip-flop latency. However, no attempts have been made towards FPGA implementation of these designs. In this paper, we have attempted to provide a FPGA approach to solve the issue. We have implemented the Dynamic node scan Flip-flop on Spartan 6 family device. Our scan flip-flop architecture has 14.38% reduction in Power-Delay Product over the previous architecture.
引用
收藏
页码:2010 / 2014
页数:5
相关论文
共 50 条
  • [41] Low Complexity and Low Power Sense-Amplifier Based Flip-Flop Design
    Kuo, Po-Yu
    Hsieh, Chia-Hsin
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    Hung, Yi-Ting
    IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (11): : 833 - 838
  • [42] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [43] Design of CMOS based D Flip-Flop with Different Low Power Techniques
    Bhardwaj, Aman
    Chauhan, Vedang
    Kumar, Manoj
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 834 - 839
  • [44] Scan flip-flop ordering with delay and power minimization during testing
    Giri, C
    Kumar, BN
    Chattopadhyay, S
    INDICON 2005 PROCEEDINGS, 2005, : 467 - 471
  • [45] A Low Voltage and Low Power Flip-flop Design Using Virtual VDD Scheme
    Lin, Jin-Fa
    Yu, Shao-Wei
    Tsai, Chang-Ming
    Sheu, Ming-Hwa
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 505 - 509
  • [46] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [47] Low Power Multi-Bit Flip-Flop Design for WSN Nodes
    Jayanthi, A.
    Bagavathi, A.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1418 - 1421
  • [48] Design of Low Power Pulsed Flip-Flop Using Sleep Transistor Scheme
    Rao, G. Mareswara
    Rajendar, S.
    2013 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE 2013), 2013, : 335 - 340
  • [49] Design of low power clocking system using merged flip-flop technique
    Ashna, V. R.
    Jagadeeswari, M.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [50] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164