Design & Implementation of High Speed Low Power Scan Flip-Flop

被引:0
|
作者
Janwadkar, Sudhanshu [1 ]
Kolte, Mahesh T. [2 ]
机构
[1] MIT Coll Engn, VLSI & Embedded Syst, Pune, Maharashtra, India
[2] MIT Coll Engn, Dept E&TC, Pune, Maharashtra, India
关键词
Scan test; Embedded Logic; FPGA; Spartan; 6; VHDL; Power-delay Product;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the years, The semiconductor industry has made tremendously impressive improvement in terms of density of very large-scale integrated (VLSI) circuits. Increasing demand for System on Chip(SoC) design can be viewed as a consequence of this trend. In SoC testing, Scan-path test is being used widely to reduce test generation complexity for circuit containing storage devices and feedback paths with combinational logic. Since a lot of scan flip flops are used in scan path testing of SoC, improving the performance of scan flip-flops is significantly important. In the past decade, many flip-flop designs have been proposed which incorporate Scan functionality into flip-flop architecture, to combat flip-flop latency. However, no attempts have been made towards FPGA implementation of these designs. In this paper, we have attempted to provide a FPGA approach to solve the issue. We have implemented the Dynamic node scan Flip-flop on Spartan 6 family device. Our scan flip-flop architecture has 14.38% reduction in Power-Delay Product over the previous architecture.
引用
收藏
页码:2010 / 2014
页数:5
相关论文
共 50 条
  • [21] A Novel High Performance Scan Architecture with Dmuxed Scan Flip-Flop (DSF) for Low Shift Power Scan Testing
    Kim, Jung-Tae
    Kim, Insoo
    Lee, Keon-Ho
    Kim, Yong-Hyun
    Baek, Chul-Ki
    Lee, Kyu-Taek
    Min, Hyoung Bok
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2009, 4 (04) : 559 - 565
  • [22] A Novel Flip-Flop Design for Low Power Clocking System
    Noble, G.
    Sakthivel, S. M.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 627 - 631
  • [23] A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Matrosova, Anzhela
    Singh, Virendra
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 233 - 238
  • [24] A High Performance Scan Flip-Flop Design for Serial and Mixed Mode Scan Test
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Matrosova, Anzhela
    Singh, Virendra
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (02) : 321 - 331
  • [25] A Bypassable Scan Flip-Flop for Low Power Testing With Data Retention Capability
    Cao, Xugang
    Jiao, Hailong
    Marinissen, Erik Jan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (02) : 554 - 558
  • [26] Design of D flip-flop and T flip-flop using Mach-Zehnder interferometers for high-speed communication
    Kumar, Santosh
    Singh, Gurdeep
    Bisht, Ashish
    Amphawan, Angela
    APPLIED OPTICS, 2015, 54 (21) : 6397 - 6405
  • [27] Comparing the performance of a low-power high speed flip-flop in bulk and SOI technologies
    Forouzandeh, B.
    Seyedi, A. S.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 251 - +
  • [28] A low-power and high-speed D flip-flop using a single latch
    Chang, RC
    Hsu, LC
    Sun, MC
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (01) : 51 - 55
  • [29] Novel explicit pulse-based flip-flop for high speed and low power SoCs
    Kang, Sung-Chan
    Jung, Byung-Hwa
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2007, 4 (23): : 731 - 737
  • [30] A robust differential scan flip-flop
    Vesterbacka, M
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 334 - 337