Fault tolerant system based on IDDQ testing

被引:1
|
作者
Guibane, Badi [1 ]
Hamdi, Belgacem [1 ]
Mtibaa, Abdellatif [1 ]
Bensalem, Brahim [2 ]
机构
[1] Univ Monastir, Fac Sci Monastir, Elect & Microelect LAB, Monastir, Tunisia
[2] Intel Corp, Interconnect R&D Grp, Folsom, CA USA
关键词
Built-in current sensor; design for testability; IDDQ testing; analogue and mixed circuits; integrated test; circuit under test; RELIABLE COMPUTATION; YIELD IMPROVEMENT; NOISY GATES; CIRCUITS; REDUNDANCY; FORMULAS; DESIGN; BOUNDS;
D O I
10.1080/00207217.2018.1426113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Offline test is essential to ensure good manufacturing quality. However, for permanent or transient faults that occur during the use of the integrated circuit in an application, an online integrated test is needed as well. This procedure should ensure the detection and possibly the correction or the masking of these faults. This requirement of self-correction is sometimes necessary, especially in critical applications that require high security such as automotive, space or biomedical applications. We propose a fault-tolerant design for analogue and mixed-signal design complementary metal oxide (CMOS) circuits based on the quiescent current supply (IDDQ) testing. A defect can cause an increase in current consumption. IDDQ testing technique is based on the measurement of power supply current to distinguish between functional and failed circuits. The technique has been an effective testing method for detecting physical defects such as gate-oxide shorts, floating gates (open) and bridging defects in CMOS integrated circuits. An architecture called BICS (Built In Current Sensor) is used for monitoring the supply current (IDDQ) of the connected integrated circuit. If the measured current is not within the normal range, a defect is signalled and the system switches connection from the defective to a functional integrated circuit. The fault-tolerant technique is composed essentially by a double mirror built-in current sensor, allowing the detection of abnormal current consumption and blocks allowing the connection to redundant circuits, if a defect occurs. Spices simulations are performed to valid the proposed design.
引用
收藏
页码:1025 / 1035
页数:11
相关论文
共 50 条
  • [41] Fault estimation based fault tolerant control design for Linear parameter varying system
    Tayari, Raouaa
    Ben Brahim, Ali
    Ben Hmida, Faycal
    2019 19TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2019, : 243 - 248
  • [42] FAULT TOLERANT CONTROL FOR SINGULAR NONLINEAR SYSTEM MODEL OF FAULT DIAGNOSIS BASED ON OBSERVER
    Yang, Li-Yun
    Sun, Xiao-Ling
    He, Hai-Kuo
    PROCEEDINGS OF 2015 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOL. 2, 2015, : 671 - 677
  • [43] ZERMIA - A Fault Injector Framework for Testing Byzantine Fault Tolerant Protocols
    Soares, Joao
    Fernandez, Ricardo
    Silva, Miguel
    Freitas, Tadeu
    Martins, Rolando
    NETWORK AND SYSTEM SECURITY, NSS 2021, 2021, 13041 : 38 - 60
  • [44] An IDDQ-fault location scheme
    Chang, TY
    Chen, WH
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 291 - 294
  • [45] Eigen-signatures for regularity-based IDDQ testing
    Okuda, Y
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 289 - 294
  • [46] The future of delta IDDQ testing
    Kruseman, B
    van Veen, R
    van Kaam, K
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 101 - 110
  • [47] Iddq testing for CMOS VLSI
    Rajsuman, R
    PROCEEDINGS OF THE IEEE, 2000, 88 (04) : 544 - 566
  • [48] Delta Iddq for testing reliability
    Powell, Theo J.
    Pair, James
    St. John, Melissa
    Counce, Doug
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 439 - 443
  • [49] IDDQ testing makes a comeback
    Romancnik, Dan
    Test & measurement world, 1993, 13 (11)
  • [50] Identification of a System and Fault Tolerant Control System
    Youssef, Rafi
    Hui, Peng
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 1, 2010, : 430 - 434