Fault tolerant system based on IDDQ testing

被引:1
|
作者
Guibane, Badi [1 ]
Hamdi, Belgacem [1 ]
Mtibaa, Abdellatif [1 ]
Bensalem, Brahim [2 ]
机构
[1] Univ Monastir, Fac Sci Monastir, Elect & Microelect LAB, Monastir, Tunisia
[2] Intel Corp, Interconnect R&D Grp, Folsom, CA USA
关键词
Built-in current sensor; design for testability; IDDQ testing; analogue and mixed circuits; integrated test; circuit under test; RELIABLE COMPUTATION; YIELD IMPROVEMENT; NOISY GATES; CIRCUITS; REDUNDANCY; FORMULAS; DESIGN; BOUNDS;
D O I
10.1080/00207217.2018.1426113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Offline test is essential to ensure good manufacturing quality. However, for permanent or transient faults that occur during the use of the integrated circuit in an application, an online integrated test is needed as well. This procedure should ensure the detection and possibly the correction or the masking of these faults. This requirement of self-correction is sometimes necessary, especially in critical applications that require high security such as automotive, space or biomedical applications. We propose a fault-tolerant design for analogue and mixed-signal design complementary metal oxide (CMOS) circuits based on the quiescent current supply (IDDQ) testing. A defect can cause an increase in current consumption. IDDQ testing technique is based on the measurement of power supply current to distinguish between functional and failed circuits. The technique has been an effective testing method for detecting physical defects such as gate-oxide shorts, floating gates (open) and bridging defects in CMOS integrated circuits. An architecture called BICS (Built In Current Sensor) is used for monitoring the supply current (IDDQ) of the connected integrated circuit. If the measured current is not within the normal range, a defect is signalled and the system switches connection from the defective to a functional integrated circuit. The fault-tolerant technique is composed essentially by a double mirror built-in current sensor, allowing the detection of abnormal current consumption and blocks allowing the connection to redundant circuits, if a defect occurs. Spices simulations are performed to valid the proposed design.
引用
收藏
页码:1025 / 1035
页数:11
相关论文
共 50 条
  • [1] INCREASE FAULT COVERAGE WITH IDDQ TESTING
    KULKARNI, V
    ELECTRONIC DESIGN, 1994, 42 (16) : 87 - &
  • [2] Fault tolerant system design and SEU injection based testing
    Straka, Martin
    Kastil, Jan
    Kotasek, Zdenek
    Miculka, Lukas
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (02) : 155 - 173
  • [3] Architecture for fault diagnosis of CMOS ICs with BIC based IDDQ testing
    Segura, J
    Isern, E
    Roca, M
    ELECTRONICS LETTERS, 1999, 35 (14) : 1152 - 1153
  • [4] Design of a CAN bus testing and control system based on fault tolerant redundancy
    Guo Xiaosong
    Pan Xingjie
    Yu Chuanqiang
    Yu Ai
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 888 - 892
  • [5] On the comparison of ΔIDDQ and IDDQ testing
    Thibeault, C
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 143 - 150
  • [6] On the comparison of Δ IDDQ and IDDQ testing
    Thibeault, C.
    Proceedings of the IEEE VLSI Test Symposium, 1999, : 143 - 150
  • [7] Integrated design of fault tolerant control system based on fault tolerant observer
    Tang, X.J.
    Xie, L.
    Ren, Z.
    Xu, D.M.
    2001, Northwestern Polytechnical University (19):
  • [8] Testing of the Fault Tolerant Element
    Grekov, Artem V.
    Tyurin, Sergey F.
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 91 - 93
  • [9] Fault tolerant system reliability based on imperfect fault coverage
    Department of Computer Science and Technology, Harbin Institute of Technology, Harbin 150001, China
    Harbin Gongye Daxue Xuebao, 2009, SUPPL. 1 (278-282):
  • [10] Divide-and-conquer IDDQ testing for core-based system chips
    Ravikumar, CP
    Kumar, R
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 761 - 766