A new all-digital phase-locked loop with high precision and low jitter

被引:3
|
作者
Chow, Hwang-Cherng [1 ]
Su, Chung-Hsin [1 ]
机构
[1] Chang Gung Univ, Dept & Grad Inst Elect Engn, Tao Yuan, Taiwan
关键词
all-digital phase-locked loop; digitally controlled oscillator; high precision; low jitter; delay element;
D O I
10.1080/00207210802447827
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new method is proposed in this article to accomplish the fine tune unit of the digitally controlled oscillator of an all-digital phase-locked loop (ADPLL). Instead of using adjustable currents, we utilise the difference of the equivalent capacitance obtained from the drain of MOS transistors between on and off states as the fine tune delay parameter. Based on post-layout simulation results, the time resolution of the fine tune delay element can achieve results as good as 1.7126ps. The operating frequency of this presented ADPLL ranges from 308 to 587MHz. As compared to prior arts, the power consumption per MHz is reduced over 15% and the jitter is as low as 5ps, which is a significant improvement.
引用
收藏
页码:1241 / 1249
页数:9
相关论文
共 50 条
  • [41] An all-digital phase-locked loop (ADPLL)-based clock recovery circuit
    Hsu, TY
    Shieh, BJ
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1063 - 1073
  • [42] All-Digital Phase-Locked Loop in Single Flux Quantum Circuit Technology
    Cong, Haolin
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2022, 32 (03)
  • [43] Design and analysis of adaptive-bandwidth all-digital phase-locked loop
    Chau, Yawgeng A.
    Chen, Chen-Feng
    Tsai, Kwn-Dai
    2007 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, VOLS 1 AND 2, 2007, : 5 - 8
  • [44] Design and analysis of all-digital full-hardware phase-locked loop
    Liu, Yajing
    Fan, Yu
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2015, 30 (02): : 172 - 179
  • [45] A Novel All-Digital Phase-Locked Loop With Ultra Fast Frequency and Phase Acquisition
    Zhao, Jun
    Kim, Yong-Bin
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 487 - 490
  • [46] DETERMINATION OF THE TOLERABLE PHASE JITTER IN A DIGITAL PHASE-LOCKED LOOP
    BARTEL, W
    FREQUENZ, 1979, 33 (02) : 51 - 57
  • [47] A Low Jitter Digital Phase-Locked Loop With a Hybrid Analog/Digital PI Control
    Jung, Seok Min
    Roveda, Janet Meiling
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [48] A 0.68-to-1.44 GHz Low-Jitter All-Digital Phase-Locked Loop with A Novel PFD and A High Resolution DCO in 0.18μm CMOS
    Deng, Xiaoying
    Mo, Yanyan
    Lin, Xin
    Zhu, Mingcheng
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 104 - 107
  • [49] A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
    Lin, Jung-Mao
    Yang, Ching-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2411 - 2422
  • [50] Quantization effects in all-digital phase-locked loops
    Madoglio, Paolo
    Zanuso, Marco
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (12) : 1120 - 1124