Design and Implementation of Ultra-Low-Latency Video Encoder Using High-Level Synthesis

被引:0
|
作者
Fukaya, Kosuke [1 ]
Mori, Kaito [1 ]
Imamura, Kousuke [2 ]
Matsuda, Yoshio [2 ]
Matsumura, Tetsuya [3 ]
Mochizuki, Seiji [1 ]
机构
[1] Nihon Univ, Grad Sch Engn & Technol, Koriyama, Fukushima, Japan
[2] Kanazawa Univ, Inst Sci & Engn, Kanazawa, Ishikawa, Japan
[3] Nihon Univ, Coll Engn, Koriyama, Fukushima, Japan
关键词
video coding; low latency; autonomous driving; virtual reality (VR); FPGA;
D O I
10.1109/ispacs48206.2019.8986365
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For real-time applications such as autonomous driving and virtual reality (VR), we previously proposed an ultra-low-latency video coding method, which adopts line-based processing for Full-HD video. In this paper, we newly propose a design and implementation of the ultra-low-latency video encoder. In order to reduce the hardware amount, image-prediction specification is optimized for our previous work. Applying a high-level synthesis (HLS) design methodology for Xilinx FPGA, the implementation results of logic count with 10,677 LUTs, 3,714FFs and 66 DSPs is obtained. The implemented video encoder achieves less than 1.0 mu s low-latency and compression to 39.4% without significant visual degradation. As a result, cost effective ultra-low-latency video encoder is implemented for low cost FPGA.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] Implementation of a Nonlinear Self-Interference Canceller using High-level Synthesis
    Lahti, Sakari
    Campo, Pablo Pascual
    Lampu, Vesa
    Anttila, Lauri
    Valkama, Mikko
    Hamalainen, Timo D.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [42] Implementation and trade-offs of a DCT architecture using high-level synthesis
    Torbey, E
    Knight, J
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 193 - 197
  • [43] Implementation of OMTF trigger algorithm with High-Level Synthesis
    Zabolotny, Wojciech M.
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2019, 2019, 11176
  • [44] High-Level Synthesis Implementation of SAD for VVC Standard
    Abdallah, Bouthaina
    Belghith, Fatma
    Masmoudi, Nouri
    2024 IEEE 7TH INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES, SIGNAL AND IMAGE PROCESSING, ATSIP 2024, 2024, : 83 - 86
  • [45] Influence of FPGA implementation methods in High-Level Synthesis
    Watanabe, Yusuke
    Tamukoh, Hakaru
    PROCEEDINGS OF THE 2021 INTERNATIONAL CONFERENCE ON ARTIFICIAL LIFE AND ROBOTICS (ICAROB 2021), 2021, : P79 - P79
  • [46] Influence of FPGA implementation methods in High-Level Synthesis
    Watanabe, Yusuke
    Tamukoh, Hakaru
    PROCEEDINGS OF THE 2021 INTERNATIONAL CONFERENCE ON ARTIFICIAL LIFE AND ROBOTICS (ICAROB 2021), 2021, : 10 - 11
  • [47] CLAHE Implementation and Evaluation on a Low-End FPGA Board by High-Level Synthesis
    Honda, Koki
    Wei, Kaijie
    Arai, Masatoshi
    Amano, Hideharu
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2021, E104D (12) : 2048 - 2056
  • [48] Design Space Exploration of LDPC Decoders Using High-Level Synthesis
    Andrade, Joao
    George, Nithin
    Karras, Kimon
    Novo, David
    Pratas, Frederico
    Sousa, Leonel
    Ienne, Paolo
    Falcao, Gabriel
    Silva, Vitor
    IEEE ACCESS, 2017, 5 : 14600 - 14615
  • [49] The Design and Implementation of Complex Float Matrix Multiplication Operation Based on High-level Synthesis
    Meng, Xiao
    Zhuang, Wei
    Qin, Zhiyong
    Yu, Lixin
    Hou, Guowei
    2022 INTERNATIONAL CONFERENCE ON COMPUTING, ROBOTICS AND SYSTEM SCIENCES, ICRSS, 2022, : 40 - 44
  • [50] DESIGN OF CLOCKING SCHEMES IN HIGH-LEVEL SYNTHESIS
    PENG, Z
    MICROPROCESSING AND MICROPROGRAMMING, 1991, 31 (1-5): : 71 - 76