Design and Implementation of Ultra-Low-Latency Video Encoder Using High-Level Synthesis

被引:0
|
作者
Fukaya, Kosuke [1 ]
Mori, Kaito [1 ]
Imamura, Kousuke [2 ]
Matsuda, Yoshio [2 ]
Matsumura, Tetsuya [3 ]
Mochizuki, Seiji [1 ]
机构
[1] Nihon Univ, Grad Sch Engn & Technol, Koriyama, Fukushima, Japan
[2] Kanazawa Univ, Inst Sci & Engn, Kanazawa, Ishikawa, Japan
[3] Nihon Univ, Coll Engn, Koriyama, Fukushima, Japan
关键词
video coding; low latency; autonomous driving; virtual reality (VR); FPGA;
D O I
10.1109/ispacs48206.2019.8986365
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For real-time applications such as autonomous driving and virtual reality (VR), we previously proposed an ultra-low-latency video coding method, which adopts line-based processing for Full-HD video. In this paper, we newly propose a design and implementation of the ultra-low-latency video encoder. In order to reduce the hardware amount, image-prediction specification is optimized for our previous work. Applying a high-level synthesis (HLS) design methodology for Xilinx FPGA, the implementation results of logic count with 10,677 LUTs, 3,714FFs and 66 DSPs is obtained. The implemented video encoder achieves less than 1.0 mu s low-latency and compression to 39.4% without significant visual degradation. As a result, cost effective ultra-low-latency video encoder is implemented for low cost FPGA.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Ultra-Low-Latency Video Transmissions for Delay Sensitive Collaboration
    Ubik, Sven
    Halak, Jakub
    Melnikov, Jiri
    Kolbe, Martin
    2020 9TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2020, : 239 - 242
  • [2] Ultra-Low-Latency Video Encoding on Heterogenous Hardware Platforms
    Koppehel, Martin
    Pionteck, Thilo
    2020 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2020), 2020, : 287 - 287
  • [3] High-Speed FPGA Implementation of SIKE Based on an Ultra-Low-Latency Modular Multiplier
    Tian, Jing
    Wu, Bo
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3719 - 3731
  • [4] Using High-Level Synthesis for Rapid Design of Video Processing Pipes
    Guzel, Aydin Emre
    Levent, Vecdi Emre
    Tosun, Mustafa
    Ozkan, M. Akif
    Akgun, Toygar
    Buyukaydin, Duygu
    Erbas, Cengiz
    Ugurdag, H. Fatih
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,
  • [5] Ultra-low-latency Video Coding Method for Autonomous Vehicles and Virtual Reality Devices
    Mochizuki, Seiji
    Imamura, Kousuke
    Mori, Kaito
    Matsuda, Yoshio
    Matsumura, Tetsuya
    2018 IEEE INTERNATIONAL CONFERENCE ON INTERNET OF THINGS AND INTELLIGENCE SYSTEM (IOTAIS), 2018, : 155 - 161
  • [6] High-level design synthesis of a low power, VLIW processor for the IS-54 VSELP speech encoder
    Henning, RE
    Chakrabarti, C
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 571 - 576
  • [7] Design of a Low Latency 40 Gb/s Flow-Based Traffic Manager Using High-Level Synthesis
    Benacer, Imad
    Boyer, Francois-Raymond
    Savaria, Yvon
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [8] Design of a Highly Reliable Wireless Module for Ultra-Low-Latency Short Range Applications
    Sattiraju, Raja
    Siemons, Jasper
    Soliman, Mohammad
    Alshrafi, Wasim
    Rein, Fabian
    Schotten, Hans D.
    2017 IEEE 13TH INTERNATIONAL WORKSHOP ON FACTORY COMMUNICATION SYSTEMS (WFCS 2017), 2017,
  • [9] Design and Verification Using High-Level Synthesis
    Takach, Andres
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 198 - 203
  • [10] High-level synthesis for low-power design
    School of Electrical and Computer Engineering, Cornell University, Ithaca
    NY, United States
    不详
    IL, United States
    IPSJ Trans. Syst. LSI Des. Methodol., (12-25):