A 62.5-250 MHz multi-phase delay-locked loop using a replica delay line with triply controlled delay cells

被引:2
|
作者
Moon, Y [1 ]
Choi, J [1 ]
Lee, K [1 ]
Jeong, DK [1 ]
Kim, MK [1 ]
机构
[1] Seoul Natl Univ, Seoul 151742, South Korea
关键词
D O I
10.1109/CICC.1999.777295
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a low-jitter multi-phase delay-locked loop (DLL) with a wide operating range of 62.5-250 MHz. A replica delay line attached to the core DLL enables it to fully utilize the frequency range of its voltage-controlled delay line. The DLL incorporates dynamic phase detectors and triply controlled delay cells with duty-cycle correction capability to generate equally spaced eight-phase clocks. The chip is fabricated using a 0.35 mu m CMOS process. The measured jitter is suppressed to be less than 44 ps peak-to-peak over the operating frequency range in a noisy environment with other digital circuits activated on the same chip.
引用
收藏
页码:299 / 302
页数:4
相关论文
共 50 条
  • [41] A 20-MHz to 3-GHz Wide-Range Multiphase Delay-Locked Loop
    Chuang, Chi-Nan
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (11) : 850 - 854
  • [42] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [43] A wide operating frequency range delay-locked loop using a recursive D/A converter
    Lim, Byong-Chan
    Jo, In-Joon
    Park, Dong-Soo
    Hong, Kuk-Tae
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 456 - +
  • [44] Analysis and design of a low jitter delay-locked loop using lock state detector
    Modanlou, Shahram
    Ardeshir, Gholamreza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (05) : 1410 - 1419
  • [45] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [46] A Semi-Digital Delay-Locked Loop with Infinite Phase Capture Range and Excellent Linearity
    Ding, Yi
    Duan, Xi
    Zang, Jiandong
    Wan, Xianjie
    Liu, Jun
    Yang, Weidong
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [47] 1-GHz portable digital delay-locked loop with infinite phase capture ranges
    Minami, Koichiro
    Mizuno, Masayuki
    Yamaguchi, Hiroshi
    Nakano, Toshihiko
    Matsushima, Yusuke
    Sumi, Yoshikazu
    Sato, Takanori
    Yamashida, Hisashi
    Yamashina, Masakazu
    IEICE Transactions on Electronics, 2001, (02) : 220 - 228
  • [48] A 1-GHz portable digital delay-locked loop with infinite phase capture ranges
    Minami, K
    Mizuno, M
    Yamaguchi, H
    Nakano, T
    Matsushima, Y
    Sumi, Y
    Sato, T
    Yamashida, H
    Yamashina, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (02): : 220 - 228
  • [49] Influence of phase truncation noise on GPS digital delay-locked loop (DLL) tracking performance
    Department of Electronic Engineering, Tsinghua University, Beijing 100084, China
    Qinghua Daxue Xuebao, 2008, 4 (522-525):
  • [50] A 0.1-1.5 GHz All-Digital Phase Inversion Delay-Locked Loop
    Han, Sangwoo
    Kim, Taejin
    Kim, Jongsun
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 341 - 344