A 62.5-250 MHz multi-phase delay-locked loop using a replica delay line with triply controlled delay cells

被引:2
|
作者
Moon, Y [1 ]
Choi, J [1 ]
Lee, K [1 ]
Jeong, DK [1 ]
Kim, MK [1 ]
机构
[1] Seoul Natl Univ, Seoul 151742, South Korea
关键词
D O I
10.1109/CICC.1999.777295
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a low-jitter multi-phase delay-locked loop (DLL) with a wide operating range of 62.5-250 MHz. A replica delay line attached to the core DLL enables it to fully utilize the frequency range of its voltage-controlled delay line. The DLL incorporates dynamic phase detectors and triply controlled delay cells with duty-cycle correction capability to generate equally spaced eight-phase clocks. The chip is fabricated using a 0.35 mu m CMOS process. The measured jitter is suppressed to be less than 44 ps peak-to-peak over the operating frequency range in a noisy environment with other digital circuits activated on the same chip.
引用
收藏
页码:299 / 302
页数:4
相关论文
共 50 条
  • [31] Phase drift cancellation of remote radio frequency transfer using an optoelectronic delay-locked loop
    Zhang, Lumin
    Chang, Le
    Dong, Yi
    Xie, Weilin
    He, Hao
    Hu, Weisheng
    OPTICS LETTERS, 2011, 36 (06) : 873 - 875
  • [32] A delay-locked loop with self-calibration circuit for reducing phase error
    Kao, Shao-ku
    MICROELECTRONICS JOURNAL, 2013, 44 (08) : 663 - 669
  • [33] A self-calibrated delay-locked loop with low static phase error
    Kao, Shao-Ku
    Cheng, Hsiang-Chi
    Lin, Jian-Da
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (04) : 929 - 944
  • [34] 100MHz all-digital delay-locked loop for low power application
    Kim, BS
    Kim, LS
    ELECTRONICS LETTERS, 1998, 34 (18) : 1739 - 1740
  • [35] A 8.9 mW, 0.6-2 GHz Fast Locking Delay-Locked Loop using Dual Delay Lines with Phase Blender
    Kim, Sanglok
    Oh, SeongJin
    Kang, Kyung-tae
    Lee, Kang-Yoon
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 275 - 277
  • [36] A Multiphase-Output Delay-Locked Loop With a Novel Start-Controlled Phase/Frequency Detector
    Chang, Robert Chen-Hao
    Chen, Hou-Ming
    Huano, Po-Jen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2483 - 2490
  • [37] A 2V clock synchronizer using digital delay-locked loop
    Hwang, CS
    Chung, WC
    Wang, CY
    Tsao, HW
    Liu, SI
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
  • [38] Phase locked loop using delay compensation techniques
    Spagna, F
    ISCC 2000: FIFTH IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2000, : 417 - 423
  • [39] A 125 MHz 64-Phase Delay-Locked Loop with Coarse-Locking Circuit Independent of Duty Cycle
    Lee, Pil-Ho
    Lee, Hyun Bae
    Jang, Young-Chan
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (05): : 463 - 467
  • [40] A Multi-Band Delay-Locked Loop with Fast-Locked and Jitter-Bounded Features
    Kuo, Chien-Hung
    Lin, Meng-Feng
    Chen, Chien-Hung
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 437 - 440