A 62.5-250 MHz multi-phase delay-locked loop using a replica delay line with triply controlled delay cells

被引:2
|
作者
Moon, Y [1 ]
Choi, J [1 ]
Lee, K [1 ]
Jeong, DK [1 ]
Kim, MK [1 ]
机构
[1] Seoul Natl Univ, Seoul 151742, South Korea
关键词
D O I
10.1109/CICC.1999.777295
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a low-jitter multi-phase delay-locked loop (DLL) with a wide operating range of 62.5-250 MHz. A replica delay line attached to the core DLL enables it to fully utilize the frequency range of its voltage-controlled delay line. The DLL incorporates dynamic phase detectors and triply controlled delay cells with duty-cycle correction capability to generate equally spaced eight-phase clocks. The chip is fabricated using a 0.35 mu m CMOS process. The measured jitter is suppressed to be less than 44 ps peak-to-peak over the operating frequency range in a noisy environment with other digital circuits activated on the same chip.
引用
收藏
页码:299 / 302
页数:4
相关论文
共 50 条
  • [1] 62.5-250 MHz multi-phase delay-locked loop using a replica delay line with triply controlled delay cells
    Moon, Yongsam
    Choi, Jongsang
    Lee, Kyeongho
    Jeong, Deog-Kyoon
    Kim, Min-Kyu
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 299 - 302
  • [2] An infinite phase shift delay-locked loop with voltage-controlled sawtooth delay line
    Chen, Chao-Chyun
    Liu, Shen-Iuan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 448 - 451
  • [3] An Infinite Phase Shift Delay-Locked Loop With Voltage-Controlled Sawtooth Delay Line
    Chen, Chao-Chyun
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2413 - 2421
  • [4] A 250MHz-2GHz wide range delay-locked loop
    Kim, BG
    Kim, LS
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 139 - 142
  • [5] A 120-420?MHz delay-locked loop with multi-band voltage-controlled delay unit
    Kuo, Ko-Chi
    Hsu, Yi-Hsi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (01) : 49 - 63
  • [6] A wide frequency range delay-locked loop using multi-phase frequency detection technique
    Lee, KY
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (09) : 1900 - 1902
  • [7] A high-resolution multi-phase delay-locked loop with offset locking technique
    Chuang, Chi-Nan
    Wu, Chun-Yen
    Lin, Tsui-Wei
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (10) : 1699 - 1712
  • [8] A 250-MHz-2-GHz wide-range delay-locked loop
    Kim, BG
    Kim, LS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) : 1310 - 1321
  • [9] A 155-MHZ CLOCK RECOVERY DELAY-LOCKED AND PHASE-LOCKED LOOP
    LEE, TH
    BULZACCHELLI, JF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1736 - 1746
  • [10] A 62.5-625-MHz anti-reset all-digital delay-locked loop
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 566 - 570