High resolution focal-plane image processing

被引:0
|
作者
Etienne-Cummings, R [1 ]
Gruev, V [1 ]
Clapp, M [1 ]
机构
[1] Johns Hopkins Univ, Dept Elect & Comp Engn, Baltimore, MD 21218 USA
关键词
computational sensing; vision chip; focal-plane processing; image process chip; motion detection chip; centroid localization chip; spadotemporal convolution chip;
D O I
10.1117/12.445322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two types of focal plane image processing chips are presented. They address the two extremes of the application spectrum: general purpose and application specific designs. They both exploit the promise of focal-plane computation offered by CMOS technology. The general-purpose computational sensor, a 16 x 16 pixels prototype (easily scalable to larger arrays), has been fabricated in a standard 1.2mu CMOS process, and its spatiotemporal filtering capabilities have been successfully tested. An array larger than 300 x 300 array will use only 0.5% of the chip area for the processing unit while providing multiple spatiotemporally processed images in parallel. The 16 x 16 chip performs I GOPS/mW (5.5-bit scale-accumulate) while computing four spatiotemporal images in parallel. The application specific system realizes a hybrid imaging system by combining a 120 x 36 low-noise active pixel sensor (APS) array with a 60 x 36 current mode motion detection and centroid localization array. These two arrays are spatially interleaved. The APS array, which integrates photo-generated charges on a capacitor in each pixel, includes column parallel correlated double sampling for fixed pattern noise reduction. The current mode array operates in continuous time, however, the programmable motion detection circuit indicates if the intensity of light at pixel is time varying. The centroid, x and y position, of all time varying pixels is computed using circuits located at the edges of the array. Clocked at greater than 60 fps, the chip consumes less than 2mW.
引用
收藏
页码:610 / 618
页数:9
相关论文
共 50 条
  • [11] Focal-plane polarimeter
    Strauch, S
    QUARKS, HADRONS AND NUCLEI, 2004, : 327 - 335
  • [12] Smart pixels in a focal-plane image compression system
    Arima, H
    Mori, M
    Yatagai, T
    OPTICS AND LASER TECHNOLOGY, 2002, 34 (06): : 429 - 437
  • [13] Design of a smart SiPM based on focal-plane processing elements for improved spatial resolution in PET
    Pozas-Flores, F.
    Carmona-Galan, R.
    Fernandez-Berni, J.
    Rodriguez-Vazquez, A.
    BIOELECTRONICS, BIOMEDICAL, AND BIOINSPIRED SYSTEMS V AND NANOTECHNOLOGY V, 2011, 8068
  • [14] FOCAL-PLANE FOOTNOTE
    RASCHE, RW
    PHOTONICS SPECTRA, 1994, 28 (09) : 12 - 12
  • [15] CCD FOCAL-PLANE IMAGE REORGANIZATION PROCESSORS FOR LOSSLESS IMAGE COMPRESSION
    KEMENY, SE
    TORBEY, HH
    MEADOWS, HE
    BREDTHAUER, RA
    LASHELL, MA
    FOSSUM, ER
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 398 - 405
  • [16] Second-order neural core for bioinspired focal-plane dynamic image processing in CMOS
    Carmona-Galán, R
    Jiménez-Garrido, F
    Domínguez-Mata, CM
    Domínguez-Castro, R
    Meana, SE
    Petras, I
    Rodríguez-Vázquez, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (05) : 913 - 925
  • [17] ANALOG 3-D NEUROPROCESSOR FOR FAST FRAME FOCAL-PLANE IMAGE-PROCESSING
    DUONG, T
    KEMENY, S
    DAUD, T
    THAKOOR, A
    SAUNDERS, C
    CARSON, J
    SIMULATION, 1995, 65 (01) : 11 - 25
  • [18] Compiling CNNs with Cain: focal-plane processing for robot navigation
    Stow, Edward
    Ahsan, Abrar
    Li, Yingying
    Babaei, Ali
    Murai, Riku
    Saeedi, Sajad
    Kelly, Paul H. J.
    AUTONOMOUS ROBOTS, 2022, 46 (08) : 893 - 910
  • [19] A CMOS focal-plane rotation sensor with retinal processing circuit
    Huang, KH
    Lin, LJ
    Wu, CY
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 129 - 132
  • [20] Focal-plane image and beam quality sensors for adaptive optics
    Cohen, M
    Cauwenberghs, G
    Vorontsov, M
    Carhart, G
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 224 - 237