Mixed abstraction level hardware synthesis from SDL for rapid prototyping

被引:3
|
作者
Bringmann, O [1 ]
Rosenstiel, W [1 ]
Muth, A [1 ]
Färber, G [1 ]
Slomka, F [1 ]
Hofmann, R [1 ]
机构
[1] Univ Tubingen, Wilhelm Schickard Inst Informat, Dept Comp Engn, D-7400 Tubingen, Germany
关键词
D O I
10.1109/IWRSP.1999.779040
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
SDL is currently gaining interest as a system level specification language for HW/SW codesign. Automated synthesis of SDL in hardware so far had problems with its efficiency The investigations on the resource usage of SDL-to-VHDL designs presented in this paper identify two key challenges: minimizing the overhead introduced by SDL process infrastructure, and choosing the appropriate synthesis method. This paper presents a framework for SDL hardware synthesis where VHDL code generation, high-level synthesis and RT-level synthesis are combined. A configurable run-time environment implements services like data handling and message passing in efficient, hand-coded library components, which take into account properties of the target architecture. For these components RT-level synthesis was found to be suitable. The behavior of each SDL process on the other hand is freely specified by the system designer Depending on the type of application, i.e. complex dataoriented or control-oriented, either high-level synthesis, RT-level synthesis or a combination of both carl prove to be optimal.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [41] A software/hardware platform for rapid prototyping of video and multimedia designs
    Schumacher, P
    Mattavelli, M
    Chirila-Rus, A
    Turney, R
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 30 - 33
  • [42] Rapid Prototyping of the Goertzel Algorithm for Hardware Acceleration of Exon Prediction
    Voyer, Michel
    Rivard, Sylvain-Robert
    Morin, Luc
    Hung Tien Bui
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 85 - 88
  • [43] Hardware/Software Infrastructure for ASIC Commissioning and Rapid System Prototyping
    Reichel, Peter
    Doege, Jens
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,
  • [44] Rapid prototyping of hardware/software codesign for embedded signal processing
    Hwang, YT
    Wang, YH
    Hwang, JS
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 1998, 14 (03) : 605 - 632
  • [45] SENTIO: A hardware platform for rapid prototyping of wireless sensor networks
    Linnarsson, Fredrik
    Cheng, Peng
    Oelnann, Bengt
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 2243 - +
  • [46] Test Driven Development for Device Drivers and Rapid Hardware Prototyping
    Eschweiler, Dominic
    Lindenstruth, Volker
    2015 IEEE EIGHTH INTERNATIONAL CONFERENCE ON SOFTWARE TESTING, VERIFICATION AND VALIDATION WORKSHOPS (ICSTW), 2015,
  • [47] From TLM to FPGA:: Rapid prototyping with SystemC and transaction level modeling
    Klingauf, W
    Günzel, R
    FPT 05: 2005 IEEE International Conference on Field Programmable Technology, Proceedings, 2005, : 285 - 286
  • [48] From rapid prototyping to rapid manufacturing
    Hofmann, M
    Digital Fabrication 2005, Final Program and Proceedings, 2005, : 139 - 141
  • [49] Prototyping of embedded digital systems from SDL language: A case study
    Marcon, CAM
    Hessel, F
    Amory, AM
    Ries, LHL
    Moraes, FG
    Calazans, NLV
    SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 133 - 138
  • [50] New Synthesis Approach of hierarchical Benchmarks for Hardware Prototyping
    Turki, Mariem
    Mehrez, Habib
    Marrakchi, Zied
    Abid, Mohamed
    2013 8TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2013, : 16 - 19