Mixed abstraction level hardware synthesis from SDL for rapid prototyping

被引:3
|
作者
Bringmann, O [1 ]
Rosenstiel, W [1 ]
Muth, A [1 ]
Färber, G [1 ]
Slomka, F [1 ]
Hofmann, R [1 ]
机构
[1] Univ Tubingen, Wilhelm Schickard Inst Informat, Dept Comp Engn, D-7400 Tubingen, Germany
关键词
D O I
10.1109/IWRSP.1999.779040
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
SDL is currently gaining interest as a system level specification language for HW/SW codesign. Automated synthesis of SDL in hardware so far had problems with its efficiency The investigations on the resource usage of SDL-to-VHDL designs presented in this paper identify two key challenges: minimizing the overhead introduced by SDL process infrastructure, and choosing the appropriate synthesis method. This paper presents a framework for SDL hardware synthesis where VHDL code generation, high-level synthesis and RT-level synthesis are combined. A configurable run-time environment implements services like data handling and message passing in efficient, hand-coded library components, which take into account properties of the target architecture. For these components RT-level synthesis was found to be suitable. The behavior of each SDL process on the other hand is freely specified by the system designer Depending on the type of application, i.e. complex dataoriented or control-oriented, either high-level synthesis, RT-level synthesis or a combination of both carl prove to be optimal.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [31] Hardware/Software codesign and rapid prototyping of embedded systems
    Slomka, F
    Dorfel, M
    Munzenberger, R
    Hofmann, R
    IEEE DESIGN & TEST OF COMPUTERS, 2000, 17 (02): : 28 - 38
  • [32] A Python']Pythonic Approach for Rapid Hardware Prototyping and Instrumentation
    Clow, John
    Tzimpragos, Georgios
    Dangwal, Deeksha
    Guo, Sammy
    McMahan, Joseph
    Sherwood, Timothy
    2017 27TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2017,
  • [33] Accurately Timed Transaction Level Models for Virtual Prototyping at High Abstraction Level
    Lu, Kun
    Mueller-Gritschneder, Daniel
    Schlichtmann, Ulf
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 135 - 140
  • [34] A High Level Mixed Hardware/Software Modeling Framework for Rapid Performance Estimation
    Kriegel, Joffrey
    Pegatoquet, Alain
    Auguin, Michel
    Broekaert, Florian
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 233 - 236
  • [35] Application description concept with system level hardware abstraction
    Hossain, R
    Wesseling, M
    Leopold, C
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 36 - 41
  • [36] A high-level abstraction for graphics hardware programming
    Tuler, D
    Celes, W
    SIBGRAPI 2002: XV BRAZILIAN SYMPOSIUM ON COMPUTER GRAPHICS AND IMAGE PROCESSING, PROCEEDINGS, 2002, : 306 - 312
  • [37] High-level synthesis assisted rapid prototyping for digital signal processing
    Le Gal, B
    Casseau, E
    Bomel, P
    Jego, C
    Le Heno, N
    Martin, E
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 746 - 749
  • [38] High Level Synthesis Design Methodologies for Rapid Prototyping Digital Control Systems
    Mhadhbi, Imene
    Achballah, Ahmed
    Ben Saoud, Slim
    11TH IFAC/IEEE INTERNATIONAL CONFERENCE ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2012), 2012,
  • [39] ARIAL:: rapid prototyping for mixed and parallel platforms
    Fresse, V
    Deforges, O
    PARALLEL COMPUTING, 2002, 28 (7-8) : 1179 - 1202
  • [40] Hardware and Software Rapid Prototyping Platform for Power Electronic Converters
    Martins, Matheus P. G.
    Rocha, Thiago de O. A.
    2024 XVI CONGRESO DE TECNOLOGIA, APRENDIZAJE Y ENSENANZA DE LA ELECTRONICA, TAEE 2024, 2024,