Implementation of Power Gating Circuit for Standby Leakage Power Reduction

被引:0
|
作者
Subhashini, R. [1 ]
Geetha, M. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, VLSI Design, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
关键词
Asynchronous circuits; Adiabatic logic gates; Power gated logic; Partial Charge Reuse;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a technique which is called Asynchronous Adiabatic Power gated Logic (AAPL) which combines the benefit of both asynchronous and adiabatic logic. Each pipeline stage in the AAPL consists of adiabatic logic gate and handshake controller. Adiabatic logic gate is used to perform the logic function of the stage and the handshake controller is used to communicate with the neighboring devices and provide power to logic gates. In the AAPL circuit, logic gates obtain power and turn into active only when performing useful computations, and idle logic gates are not powered and thus have negligible leakage power dissipation. The Partial Charge Reuse (PCR) mechanism can also be integrated in this paper which is used to control the charge reuse between two stages.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Temporal Discharge Current Driven Clustering for Improved Leakage Power Reduction in Row-Based Power-Gating
    Sathanur, Ashoka
    Benini, Luca
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 42 - +
  • [42] Compilers for leakage power reduction
    You, YP
    Lee, C
    Lee, JK
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2006, 11 (01) : 147 - 164
  • [43] Power Reduction by Integrated Within_Clock_Power Gating and Power Gating (WCPG_in_PG)
    Nath, Debanjali
    Choudhury, Priyanka
    Pradhan, Sambhu Nath
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 160 - 168
  • [44] Optimal body biasing for minimum leakage power in standby mode
    Kim, Kyung Ki
    Kim, Yong-Bin
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1161 - +
  • [45] Leakage Power Reduction Technique by Using FinFET Technology in ULSI Circuit Design
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, T. K.
    Singh, R. P.
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS: VOL 2, 2016, 51 : 509 - 518
  • [46] Gate Bias Circuit for an SCCMOS Power Switch achieving maximum leakage reduction
    Valentian, Alexandre
    Beigne, Edith
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 300 - +
  • [47] Nanoscale CMOS circuit leakage power reduction by double-gate device
    Kim, K
    Das, KK
    Joshi, RV
    Chuang, CT
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 102 - 107
  • [48] Power Reduction by Clock Gating Technique
    Srinivasan, Nandita
    Prakash, Navamitha. S.
    Shalakha, D.
    Sivaranjani, D.
    Lakshmi, Swetha Sri G.
    Sundari, B. Bala Tripura
    SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
  • [49] Power Gating Technique for Reducing Leakage Power in Digital Asynchronous GasP Circuits
    Tiwari, Rahul Kumar
    RakeshRanjan
    Baig, MirzaNemath Ali
    Sravya, Erukonda
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 236 - 241
  • [50] A 27% Active and 85% Standby Power Reduction in Dual-Power-Supply SRAM Using BL Power Calculator and Digitally Controllable Retention Circuit
    Tachibana, Fumihiko
    Hirabayashi, Osamu
    Takeyama, Yasuhisa
    Shizuno, Miyako
    Kawasumi, Atsushi
    Kushida, Keiichi
    Suzuki, Azuma
    Niki, Yusuke
    Sasaki, Shinichi
    Yabe, Tomoaki
    Unekawa, Yasuo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (01) : 118 - 126