Implementation of Power Gating Circuit for Standby Leakage Power Reduction

被引:0
|
作者
Subhashini, R. [1 ]
Geetha, M. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, VLSI Design, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
关键词
Asynchronous circuits; Adiabatic logic gates; Power gated logic; Partial Charge Reuse;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a technique which is called Asynchronous Adiabatic Power gated Logic (AAPL) which combines the benefit of both asynchronous and adiabatic logic. Each pipeline stage in the AAPL consists of adiabatic logic gate and handshake controller. Adiabatic logic gate is used to perform the logic function of the stage and the handshake controller is used to communicate with the neighboring devices and provide power to logic gates. In the AAPL circuit, logic gates obtain power and turn into active only when performing useful computations, and idle logic gates are not powered and thus have negligible leakage power dissipation. The Partial Charge Reuse (PCR) mechanism can also be integrated in this paper which is used to control the charge reuse between two stages.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Dual diode-Vth reduced power gating structure for better leakage reduction
    Khaled, Pervez
    Xu, Jingye
    Chowdhury, Masud H.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1127 - 1130
  • [32] A novel synthesis approach for active leakage power reduction using dynamic supply gating
    Bhunia, S
    Banerjee, N
    Chen, QK
    Mahmoodi, H
    Roy, K
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 479 - 484
  • [33] Standby Power Management for a Greenhouse Effect Reduction
    Chioran, Daniel
    Valean, Honoriu
    2021 25TH INTERNATIONAL CONFERENCE ON SYSTEM THEORY, CONTROL AND COMPUTING (ICSTCC), 2021, : 154 - 159
  • [34] Standby power reduction using dynamic standby control with voltage keeper
    Ho, Yingchieh
    Hsu, Chen
    IEICE ELECTRONICS EXPRESS, 2017, 14 (18):
  • [35] Leakage Power Profiling and Leakage Power Reduction using DFT Hardware
    Sethuram, Rajamani
    Arabi, Karim
    Abu-Rahma, Mohamed
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 46 - 51
  • [36] A Power Gating GALS Interface Implementation
    Rajakumari, A.
    Sharma, N. S. Murthy
    Kishore, K. Lal
    Petta, Vasantha Kumar
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 34 - 39
  • [37] Standby consumption reduction for capacitive power supplies
    Gonthier, Laurent
    Passal, Antoine
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS (IEEE PEDS 2013), 2013, : 1236 - 1240
  • [38] Standby Power Reduction Techniques for Ultra-Low Power Processors
    Lee, Yoonmyung
    Seok, Mingoo
    Hanson, Scott
    Blaauw, David
    Sylvester, Dennis
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 186 - 189
  • [39] Effective Algorithm for Integrating Clock Gating and Power Gating to Reduce Dynamic and Active Leakage Power Simultaneously
    Li, Li
    Choi, Ken
    Nan, Haiqing
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 74 - 79
  • [40] Integrating Clock Gating and Power Gating for Combined Dynamic and Leakage Power Optimization in Digital CMOS Circuits
    Macii, E.
    Bolzani, L.
    Calimera, A.
    Macii, A.
    Poncino, M.
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 298 - 303