Implementation of Power Gating Circuit for Standby Leakage Power Reduction

被引:0
|
作者
Subhashini, R. [1 ]
Geetha, M. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, VLSI Design, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
关键词
Asynchronous circuits; Adiabatic logic gates; Power gated logic; Partial Charge Reuse;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a technique which is called Asynchronous Adiabatic Power gated Logic (AAPL) which combines the benefit of both asynchronous and adiabatic logic. Each pipeline stage in the AAPL consists of adiabatic logic gate and handshake controller. Adiabatic logic gate is used to perform the logic function of the stage and the handshake controller is used to communicate with the neighboring devices and provide power to logic gates. In the AAPL circuit, logic gates obtain power and turn into active only when performing useful computations, and idle logic gates are not powered and thus have negligible leakage power dissipation. The Partial Charge Reuse (PCR) mechanism can also be integrated in this paper which is used to control the charge reuse between two stages.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Minimum leakage vector with sparse power gating - A Combinational approach for standby leakage power reduction in CMOS circuits
    Udayanga, G. W. G. K. N.
    Thayaparan, S.
    2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
  • [2] Transistor Gating: Reduction of Leakage Current and Power in Full Subtractor Circuit
    Gautam, Milind
    Akashe, Shyam
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1514 - 1518
  • [3] Innovative power gating for leakage reduction
    Chowdhury, Masud H.
    Gjanci, Juliana
    Khaled, Pervez
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1568 - 1571
  • [5] Simple MOSFET gating delay scheme for SMPS start-up in the standby power reduction circuit
    Lee, Dong-Hee
    IET POWER ELECTRONICS, 2018, 11 (01) : 16 - 22
  • [6] Design and implementation of control mechanism for standby power reduction
    Heo, Joon
    Hong, Choong Seon
    Kang, Seok Bong
    Jeon, Sang Soo
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 143 - +
  • [7] Design and implementation of control mechanism for standby power reduction
    Heo, Joon
    Hong, Choong Seon
    Kang, Seok Bong
    Jeon, Sang Soo
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (01) : 179 - 185
  • [8] Fine-Grained Power Gating for Leakage and Short-Circuit Power Reduction by using Asynchronous-Logic
    Lin, Tong
    Chong, Kwen-Siong
    Gwee, Bah-Hwee
    Chang, Joseph S.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3162 - 3165
  • [9] Loop Unrolling with Fine Grained Power Gating for Runtime Leakage Power Reduction
    Pyne, Sumanta
    Pal, Ajit
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [10] Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems
    Jeon, HeungJun
    Kim, Yong-Bin
    Choi, Minsu
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (05) : 1127 - 1133