Fast Fixed-Outline 3-D IC Floorplanning With TSV Co-Placement

被引:35
|
作者
Li, Cha-Ru [1 ]
Mak, Wai-Kei [2 ]
Wang, Ting-Chi [2 ]
机构
[1] Faraday Technol Corp, Hsinchu 300, Taiwan
[2] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 300, Taiwan
关键词
3-D floorplanning; 3-D IC; fixed-outline floorplanning; through-silicon vias (TSVs); TSV placement; THROUGH-SILICON;
D O I
10.1109/TVLSI.2012.2190537
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon vias (TSVs) are used to connect inter-die signals in a 3-D IC. Unlike conventional vias, TSVs occupy device area and are very large compared to logic gates. However, most previous 3-D floorplanners only view TSVs as points. As a result, whitespace redistribution is necessary for TSV insertion after the initial floorplan is computed, which leads to suboptimal layouts. In this paper, we propose a very efficient 3-D floorplanner to simultaneously floorplan the functional modules and place the TSVs and to optimize the total wirelength under fixed-outline constraint. Compared to the state-of-the-art 3-D floorplanner with TSV planning, our design consistently produces better floorplans with 15% shorter wirelength and 31% fewer TSVs on average. Our algorithm is extremely fast and only takes a few seconds to floorplan benchmarks with hundreds of modules compared to hours as required by the previous state-of-the-art floorplanner.
引用
收藏
页码:523 / 532
页数:10
相关论文
共 50 条
  • [41] Co-process Technology of the TSV and Embedded IC for 3D heterogeneous IC Integration
    Yook, Jong-Min
    Kim, Seong-Ryul
    Lee, Won-Cheol
    Kim, Dong-Su
    Kim, Jun-Chul
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [42] TSV-Aware 3-D IC Structural Planning with Irregular Die-Size
    Dutt, Arko
    Roy, Pranab
    Rahaman, Hafizur
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 713 - 716
  • [43] A Measurement Method on Nanoscale Thickness of the Ti Barrier Layer of TSV Structure for 3-D IC
    Li, Fei
    He, Hu
    Tian, Qing
    Xiao, Chengdi
    Li, Junhui
    Zhu, Wenhui
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (06): : 954 - 958
  • [44] Exploiting Die-to-Die Thermal Coupling in 3-D IC Placement
    Athikulwongse, Krit
    Ekpanyapong, Mongkol
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (10) : 2145 - 2155
  • [45] Sketch2Scene: Sketch-based Co-retrieval and Co-placement of 3D Models
    Xu, Kun
    Chen, Kang
    Fu, Hongbo
    Sun, Wei-Lun
    Hu, Shi-Min
    ACM TRANSACTIONS ON GRAPHICS, 2013, 32 (04):
  • [46] Machine-Learning Approach in Detection and Classification for Defects in TSV-Based 3-D IC
    Huang, Yu-Jung
    Pan, Chung-Long
    Lin, Shin-Chun
    Guo, Mei-Hui
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (04): : 699 - 706
  • [47] Novel Inter Layer Dielectric and Thermal TSV material for enhanced heat mitigation in 3-D IC
    Khurram, Kumail
    Panigrahi, Asisa Kumar
    Bonam, Satish
    Singh, Om Krishan
    Singh, Shiv Govind
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [48] Thermal-Aware Cell and Through-Silicon-Via Co-Placement for 3D ICs
    Cong, Jason
    Luo, Guojie
    Shi, Yiyu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 670 - 675
  • [49] CO-PLACEMENT FOR PIN-FIN BASED MICRO-FLUIDICALLY COOLED 3D ICS
    Yang, Zhiyuan
    Srivastava, Ankur
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 1, 2015,
  • [50] Hierarchical Optimization of TSV Placement with Inter-Tier Liquid Cooling in 3D-IC MPSoCs
    Mohanram, Sundararaman
    Brenner, David
    Kudithipudi, Dhireesha
    2013 TWENTY NINTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM (SEMI-THERM), 2013, : 7 - 12