Fast Fixed-Outline 3-D IC Floorplanning With TSV Co-Placement

被引:35
|
作者
Li, Cha-Ru [1 ]
Mak, Wai-Kei [2 ]
Wang, Ting-Chi [2 ]
机构
[1] Faraday Technol Corp, Hsinchu 300, Taiwan
[2] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 300, Taiwan
关键词
3-D floorplanning; 3-D IC; fixed-outline floorplanning; through-silicon vias (TSVs); TSV placement; THROUGH-SILICON;
D O I
10.1109/TVLSI.2012.2190537
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon vias (TSVs) are used to connect inter-die signals in a 3-D IC. Unlike conventional vias, TSVs occupy device area and are very large compared to logic gates. However, most previous 3-D floorplanners only view TSVs as points. As a result, whitespace redistribution is necessary for TSV insertion after the initial floorplan is computed, which leads to suboptimal layouts. In this paper, we propose a very efficient 3-D floorplanner to simultaneously floorplan the functional modules and place the TSVs and to optimize the total wirelength under fixed-outline constraint. Compared to the state-of-the-art 3-D floorplanner with TSV planning, our design consistently produces better floorplans with 15% shorter wirelength and 31% fewer TSVs on average. Our algorithm is extremely fast and only takes a few seconds to floorplan benchmarks with hundreds of modules compared to hours as required by the previous state-of-the-art floorplanner.
引用
收藏
页码:523 / 532
页数:10
相关论文
共 50 条
  • [21] Introducing Redundant TSV with Low Inductance for 3-D IC
    Mossa, Siraj Fulum
    Hasan, Syed Rafay
    Elkeelany, Omar Sayed Ahmed
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 117 - 120
  • [22] TSV Redundancy: Architecture and Design Issues in 3-D IC
    Hsieh, Ang-Chih
    Hwang, TingTing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) : 711 - 722
  • [23] Fast Buffer Count Estimation in 3D IC Floorplanning
    Mohapatra, S.
    Vendra, S. K.
    Chrzanowska-Jeske, M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 271 - 275
  • [24] TSV Replacement and Shield Insertion for TSV-TSV Coupling Reduction in 3-D Global Placement
    Serafy, Caleb
    Srivastava, Ankur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (04) : 554 - 562
  • [25] Full-Chip TSV-to-TSV Coupling Analysis and Optimization in 3-D IC
    Liu, Chang
    Song, Taigon
    Cho, Jonghyun
    Kim, Joohee
    Kim, Joungho
    Lim, Sung Kyu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 783 - 788
  • [26] TSV-Aware Analytical Placement for 3D IC Designs
    Hsu, Meng-Kai
    Chang, Yao-Wen
    Balabanov, Valeriy
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 664 - 669
  • [27] TSV-Based 3D-IC Placement for Timing Optimization
    Chen, Yi-Rong
    Chen, Hung-Ming
    Liu, Shih-Ying
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 290 - 295
  • [28] SAINT: Handling Module Folding and Alignment in Fixed-outline Floorplans for 3D ICs
    Lin, Jai-Ming
    Chiu, Po-Yang
    Chang, Yen-Fu
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [29] Gravity: Fast placement for 3-D VLSI
    Obenaus, ST
    Szymanski, TH
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (03) : 298 - 315
  • [30] Compact TSV-based Wideband Bandpass Filters on 3-D IC
    Tseng, Ying-Cheng
    Chen, Peng-Shu
    Lo, Wei-Chung
    Wu, Shih-Hsien
    Wu, Tzong-Lin
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2083 - 2088