Area Efficient Modified Vedic Multiplier

被引:20
|
作者
Ram, G. Challa [1 ]
Rani, D. Sudha [1 ]
Lakshmanna, Y. Rama [1 ]
Sindhuri, K. Bala [1 ]
机构
[1] SRKR Engn Coll, Dept ECE, Bhimavaram, India
关键词
Vedic mathematics; Vedic multiplier; Urdhva-Tiryagbhyam; Array multiplier; Ripple Carry Adder (RCA); Binary to Excess Code Converter (BEC); Half Adder (HA); Full Adder(FA); Carry Select Adder (CSLA);
D O I
10.1109/ICCPCT.2016.7530294
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper describes the design of high speed Vedic multiplier that uses the techniques of Vedic mathematics based on 16 sutras (algorithms) to improve the performance. In this paper the efficiency of Urdhva Tiryagbhyam (vertical and crosswise) Vedic method for multiplication which is different from the process of normal multiplication is presented. Urdhva -Tiryagbhyam is the most efficient algorithm that gives minimum delay for multiplication for all types of numbers irrespective of their size. Vedic multiplier is coded in Verilog HDL and stimulated and synthesized by using XILINX software 12.2 on Spartan 3E kit. Further the design of array multiplier is compared with the proposed multiplier in terms of delay, memory and power consumption.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Area Efficient Low Power Modified Booth Multiplier for FIR Filter
    Haridas, Greeshma
    George, David Solomon
    INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1163 - 1169
  • [32] Design and Implementation of Modified Vedic Multiplier Using Modified Decoder-Based Adder
    Kumari, Arti
    Kharwar, Saurabh
    Singh, Sangeeta
    Mohammed, Mustafa K. A.
    Zaki, Salim M.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND INTELLIGENT SYSTEMS, ICETIS 2022, VOL 2, 2023, 573 : 207 - 215
  • [33] High Speed Vedic Multiplier Used Vedic Mathematics
    Kahar, Dravik KishorBhai
    Mehta, Harsh
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 356 - 359
  • [34] High Performance Vedic BCD Multiplier and Modified Binary to BCD Converter
    Mehta, Arvind Kumar
    Gupta, Mukesh
    Jain, Vipin
    Kumar, Sudhir
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [35] FPGA Implementation of a Resource Efficient Vedic Multiplier using SPST Adders
    Gowreesrinivas, K. V.
    Sabbavarapu, Srinivas
    Samundiswary, Punniakodi
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2023, 13 (03) : 10698 - 10702
  • [36] An Efficient Approach to Implement Multiplier using Vedic Maths Squaring Technique
    Gupta, Ashi
    Kumawat, Pritish
    Kaur, Gunjeet
    PROCEEDINGS OF THE 2019 6TH INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2019, : 90 - 93
  • [37] Approximate Vedic Multiplier Architecture for Efficient CNN Acceleration on Embedded Devices
    Hazarika, Anakhi
    Choudhury, Nikumani
    Poddar, Soumyajit
    2024 IEEE 48TH ANNUAL COMPUTERS, SOFTWARE, AND APPLICATIONS CONFERENCE, COMPSAC 2024, 2024, : 473 - 482
  • [38] Vedic Multiplier Implementation in VLSI
    Sona, M. Kivi
    Somasundaram, V
    MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 2219 - 2230
  • [39] Pipelined Architecture for Vedic Multiplier
    Harish, Babu N.
    Satish, Reddy N.
    Devendra, Bhumarapu
    Jayakrishanan, P.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [40] Optimizing Area of Vedic Multiplier using Brent-Kung Adder.
    Anand, V.
    Vijayakumar, V.
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 1178 - 1185