Design High Speed FIR Filter based on Complex Vedic Multiplier using CBL Adder

被引:0
|
作者
Thakur, Anjali Singh [1 ]
Tiwari, Vibha [1 ]
机构
[1] Technocrats Inst Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
FIR Filter; Vedic Multiplier; Complex Multiplier; Common Boolean Logic Adder; Xilinx Software;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main objective of this research paper is to design architecture for finite impulse response (FIR) filter based on complex Vedic multiplier by rectifying the problems in the existing method and to improve the speed by using the common Boolean logic (CBL). The Vedic multiplier algorithm is normally used for higher bit length applications and ordinary multiplier is good for lower order bits. These two methods are combined to produce the high speed multiplier for higher bit length applications. The problem of existing architecture is reduced by removing bits from the remainders. The proposed algorithm is implementation Xilinx software with Vertex-7 device family.
引用
收藏
页码:559 / 563
页数:5
相关论文
共 50 条
  • [41] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [42] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [43] Analysis of Mac Unit Using Vedic Multiplier and Sklansky Adder.
    Priya, Kavitha N.
    Karthikeyan, K., V
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 356 - 364
  • [44] Design of FIR Filter using Novel Pipelined Bypass Multiplier
    Krishnamurthy, Saranya
    Kannan, Ramani
    Yahya, Erman Azwan
    Bingi, Kishore
    2017 IEEE 3RD INTERNATIONAL SYMPOSIUM IN ROBOTICS AND MANUFACTURING AUTOMATION (ROMA), 2017,
  • [45] IIR digital filter design using minimum adder multiplier blocks
    Dempster, AG
    Macleod, MD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (06): : 761 - 763
  • [46] Design and Implementation of a High Speed Digital FIR Filter using Unfolding
    Thakral, Shilpa
    Goswami, Divya
    Sharma, Ritu
    Prasanna, Challa Krishna
    Joshi, Amit Mahesh
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [47] Design of a High-Speed Digital FIR Filter Based on FPGA
    Xu, Guosheng
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4571 - 4577
  • [48] Low Area and High Speed Confined Multiplier using Multiplexer based Full Adder
    Sadhasivam, P.
    Manikandan, M.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 458 - 461
  • [49] ASIC implementation of ECG denoising FIR filter by using hybrid Vedic-Wallace tree multiplier
    Janwadkar, Sudhanshu
    Dhavse, Rasika
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (04) : 1621 - 1646
  • [50] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177