Design High Speed FIR Filter based on Complex Vedic Multiplier using CBL Adder

被引:0
|
作者
Thakur, Anjali Singh [1 ]
Tiwari, Vibha [1 ]
机构
[1] Technocrats Inst Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
FIR Filter; Vedic Multiplier; Complex Multiplier; Common Boolean Logic Adder; Xilinx Software;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main objective of this research paper is to design architecture for finite impulse response (FIR) filter based on complex Vedic multiplier by rectifying the problems in the existing method and to improve the speed by using the common Boolean logic (CBL). The Vedic multiplier algorithm is normally used for higher bit length applications and ordinary multiplier is good for lower order bits. These two methods are combined to produce the high speed multiplier for higher bit length applications. The problem of existing architecture is reduced by removing bits from the remainders. The proposed algorithm is implementation Xilinx software with Vertex-7 device family.
引用
收藏
页码:559 / 563
页数:5
相关论文
共 50 条
  • [31] Speed, power and area efficient 2D FIR digital filter using vedic multiplier with predictor and reusable logic
    V. Dyana Christilda
    A. Milton
    Analog Integrated Circuits and Signal Processing, 2021, 108 : 323 - 333
  • [32] Speed, power and area efficient 2D FIR digital filter using vedic multiplier with predictor and reusable logic
    Christilda, V. Dyana
    Milton, A.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 108 (02) : 323 - 333
  • [33] A Novel Approach to Design Complex Multiplier using Vedic Sutras
    Kamalapur, Vinod
    Aithal, Vishweshkumar
    Naik, Saish Ramdas
    Navalgund, S. S.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 398 - 403
  • [34] VLSI design of efficient FIR filters using Vedic Mathematics and Ripple Carry Adder
    Samyuktha, S.
    Chaitanya, D. L.
    MATERIALS TODAY-PROCEEDINGS, 2020, 33 : 4828 - 4832
  • [35] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [36] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [37] Design of low power, high speed multiplier using optimized PDP full adder
    Kathirvelu, M.
    Manigandan, D.T.
    Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
  • [38] High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics
    Pradhan, Manoranjan
    Panda, Rutuparna
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 300 - 307
  • [39] Implementation of High Performance Vedic Multiplier and Design of DSP Operations Using Vedic Sutra
    Srimani, Supriyo
    Kundu, Diptendu Kumar
    Panda, Saradindu
    Maji, B.
    COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 443 - 449
  • [40] IMPLEMENTATION OF HIGH SPEED VEDIC BCD MULTIPLIER USING VINCULUM METHOD
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 147 - 151