Design for soft error mitigation

被引:236
|
作者
Nicolaidis, M [1 ]
机构
[1] iROC Technol, Santa Clara, CA 95054 USA
关键词
alpha particles; atmospheric neutrons; design for reliability; design for soft error mitigation; fault tolerant design; nanometric technologies; single-event transients; single-event upsets; soft errors;
D O I
10.1109/TDMR.2005.855790
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In nanometric technologies, circuits are increasingly sensitive to various kinds of perturbations. Soft errors, a concern for space applications in the past, became a reliability issue at ground level. Alpha particles and atmospheric neutrons induce single-event upsets (SEU), affecting memory cells, latches, and Hip-flops, and single-event transients (SET), initiated in the combinational logic and captured by the latches and flip-flops associated to the outputs of this logic. To face this challenge, a designer must dispose a variety of soft error mitigation schemes adapted to various circuit structures, design architectures, and design constraints. In this paper, we describe various SEU and SET mitigation schemes that could help the designer meet her or his goals.
引用
收藏
页码:405 / 418
页数:14
相关论文
共 50 条
  • [21] Analysis of Kernel Redundancy for Soft Error Mitigation on Embedded GPUs
    Serrano-Cases, A.
    Alcaide, S.
    Romero, M. A.
    Morilla, Y.
    Cuenca-Asensi, S.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (08) : 1700 - 1707
  • [22] BISS: A Built-In SEU Sensor For Soft Error Mitigation
    Huang, Zhengfeng
    Yi, Maoxiang
    MECHANICAL AND ELECTRONICS ENGINEERING III, PTS 1-5, 2012, 130-134 : 4228 - 4231
  • [23] Exploiting Low Power Circuit Topologies for Soft Error Mitigation
    Mahatme, N. N.
    Chatterjee, I.
    Jagannathan, S.
    Gaspard, N.
    Assis, T.
    Wen, S. -J.
    Wong, R.
    Bhuva, B. L.
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [25] Compiler-Directed Soft Error Mitigation for Embedded Systems
    Martinez-Alvarez, Antonio
    Cuenca-Asensi, Sergio A.
    Restrepo-Calle, Felipe
    Palomo Pinto, Francisco R.
    Guzman-Miranda, Hipolito
    Aguirre, Miguel A.
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2012, 9 (02) : 159 - 172
  • [26] A survey of circuit-level soft error mitigation methodologies
    Selahattin Sayil
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 63 - 70
  • [27] Heterogeneous Configuration Memory Scrubbing for Soft Error Mitigation in FPGAs
    Lee, Ju-Yueh
    Chang, Cheng-Ru
    Jing, Naifeng
    Su, Juexiao
    Wen, Shijie
    Wong, Rich
    He, Lei
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 23 - 28
  • [28] Soft error resilient system design through error correction
    Mitra, Subhasish
    Zhang, Ming
    Seifert, Norbert
    Mak, T. M.
    Kim, Kee Sup
    VLSI-SOC: RESEARCH TRENDS IN VLSI AND SYSTEMS ON CHIP, 2008, : 143 - +
  • [29] Soft error resilient system design through error correction
    Mitra, Subhasish
    Zhang, Ming
    Seifert, Norbert
    Mak, T. M.
    Kim, Kee Sup
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 332 - +
  • [30] A soft error mitigation scheme for safety-critical computer systems
    Yu, YY
    Johnson, BW
    ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 2005 PROCEEDINGS, 2005, : 514 - 519