Low Area and Low Power Implementation for Competition for Authenticated Encryption, Security, Applicability, and Robustness Authenticated Ciphers

被引:2
|
作者
Abbas, Amr [1 ]
Mostafa, Hassan [2 ,3 ]
Mohieldin, Ahmed Nader [3 ]
机构
[1] Mentor Graph Corp, IC Verificat Solut, Cairo 11843, Egypt
[2] Zewail City Sci & Technol, Nanotechnol Program, Cairo 14021, Egypt
[3] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
关键词
Authenticated Cipher; CAESAR; FPGA; Lightweight; Power; Energy;
D O I
10.1166/jolpe.2019.1593
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Authenticated Encryption (AE) and Authenticated Encryption with Associated Data (AEAD) play a significant role in cryptography as they simultaneously provide confidentiality, integrity, and authenticity assurances on the data. The Competition for Authenticated Encryption, Security, Applicability, and Robustness (CAESAR) seeks optimal authenticated ciphers based on multiple criteria, including security, performance, area, and energy-efficiency. Low power consumption is one of the main requirements for any chip design targeting the Internet of Things (IoT) applications. In this research paper, low area and low power implementations of selected ciphers from the CAESAR candidates namely NORX, Tiaoxin, SILC, COLM, and JAMBU are provided and Implemented in both Application Specific Integrated Circuits (ASIC) and Field Programmable Gate Arrays (FPGA). For FPGA Implementations a reduction in area with an average of 32% and a reduction in dynamic power with an average of 56% are achieved compared to their corresponding high-speed architectures. While for ASIC Implementations a reduction in area with an average of 36% and a reduction in dynamic power with an average of 43% are achieved compared to their corresponding high-speed architectures. Moreover, throughput (TP) decreases by an average of 70%.
引用
收藏
页码:104 / 114
页数:11
相关论文
共 50 条
  • [41] A low area VLSI implementation of extended tiny encryption algorithm using Lorenz chaotic system
    Shailaja, A.
    Ningappa, Krishnamurthy Gorappa
    International Journal of Information and Computer Security, 2021, 14 (01) : 3 - 19
  • [42] Low-Latency, Small-Area FPGA Implementation of the Advanced Encryption Standard Algorithm
    Hoang Trang
    Nguyen Van Loi
    INTERNATIONAL JOURNAL OF DISTRIBUTED SYSTEMS AND TECHNOLOGIES, 2013, 4 (01) : 56 - 77
  • [43] A comprehensive survey on the security of low power wide area networks for the Internet of Things
    Stanco, Giovanni
    Navarro, Annalisa
    Frattini, Flavio
    Ventre, Giorgio
    Botta, Alessio
    ICT EXPRESS, 2024, 10 (03): : 519 - 552
  • [44] Design and Implementation of Low Power and Area Efficient Architecture for High Performance ALU
    Penchalaiah, Usthulamuri
    Kumar, V. G. Siva
    PARALLEL PROCESSING LETTERS, 2022, 32 (01N02)
  • [45] Hardware Implementation of Low-Power Low-Area Programmable Interval Type-2 Fuzzifier
    Nasr, Rouhollah Mohammadi
    Khoei, Abdollah
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 300 - 304
  • [46] Design and Implementation of Low-power High-throughput PRNGs for Security Applications
    Paul, Bikram
    Goswami, Sushree Sila P.
    Khobragade, Apratim
    Dutt, Sunil
    Soumith, Javvaji Sai
    Trivedi, Gaurav
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 535 - 536
  • [47] A Survey on the Security of Low Power Wide Area Networks: Threats, Challenges, and Potential Solutions
    Adefemi Alimi, Kuburat Oyeranti
    Ouahada, Khmaies
    Abu-Mahfouz, Adnan M.
    Rimer, Suvendi
    SENSORS, 2020, 20 (20) : 1 - 19
  • [48] Dynamic partial reconfiguration enchanced with security system for reduced area and low power consumption
    Ram, R. Saravana
    Prabhaker, M. Lordwin Cecil
    Suresh, K.
    Subramaniam, Kamalraj
    Venkatesan, M.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 76
  • [49] Low-Power Implementation of a High-Throughput Multi-core AES Encryption Architecture
    Pham-Khoi Dong
    Hung K Nguyen
    Van-Phuc Hoang
    Xuan-Tu Trana
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 74 - 77
  • [50] Design and Implementation of Low-Power IoT RISC-V Processor with Hybrid Encryption Accelerator
    Yang, Sen
    Shao, Lian
    Huang, Junke
    Zou, Wanghui
    ELECTRONICS, 2023, 12 (20)