Low Area and Low Power Implementation for Competition for Authenticated Encryption, Security, Applicability, and Robustness Authenticated Ciphers

被引:2
|
作者
Abbas, Amr [1 ]
Mostafa, Hassan [2 ,3 ]
Mohieldin, Ahmed Nader [3 ]
机构
[1] Mentor Graph Corp, IC Verificat Solut, Cairo 11843, Egypt
[2] Zewail City Sci & Technol, Nanotechnol Program, Cairo 14021, Egypt
[3] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
关键词
Authenticated Cipher; CAESAR; FPGA; Lightweight; Power; Energy;
D O I
10.1166/jolpe.2019.1593
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Authenticated Encryption (AE) and Authenticated Encryption with Associated Data (AEAD) play a significant role in cryptography as they simultaneously provide confidentiality, integrity, and authenticity assurances on the data. The Competition for Authenticated Encryption, Security, Applicability, and Robustness (CAESAR) seeks optimal authenticated ciphers based on multiple criteria, including security, performance, area, and energy-efficiency. Low power consumption is one of the main requirements for any chip design targeting the Internet of Things (IoT) applications. In this research paper, low area and low power implementations of selected ciphers from the CAESAR candidates namely NORX, Tiaoxin, SILC, COLM, and JAMBU are provided and Implemented in both Application Specific Integrated Circuits (ASIC) and Field Programmable Gate Arrays (FPGA). For FPGA Implementations a reduction in area with an average of 32% and a reduction in dynamic power with an average of 56% are achieved compared to their corresponding high-speed architectures. While for ASIC Implementations a reduction in area with an average of 36% and a reduction in dynamic power with an average of 43% are achieved compared to their corresponding high-speed architectures. Moreover, throughput (TP) decreases by an average of 70%.
引用
收藏
页码:104 / 114
页数:11
相关论文
共 50 条
  • [31] A Low Area FPGA Implementation of Reversible Gate Encryption with Heterogeneous Key Generation
    Saranya, K.
    Vijeyakumar, K. N.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (08) : 3836 - 3865
  • [32] A Low Area Probing Detector for Power Efficient Security ICs
    Weiner, Michael
    Manich, Salvador
    Sigl, Georg
    RADIO FREQUENCY IDENTIFICATION: SECURITY AND PRIVACY ISSUES, RFIDSEC 2014, 2014, 8651 : 185 - 197
  • [33] Low Power and Low Area Design for Advanced Encryption Standard and Fault Detection Scheme for Secret Communications
    Jishamol, T. K.
    Rahimunnisa, K.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 743 - 747
  • [34] Low Computational Complexity, Low Power, and Low Area Design for the Implementation of Recursive DFT and IDFT Algorithms
    Lai, Shin-Chi
    Lei, Sheau-Fang
    Chang, Chia-Lin
    Lin, Chen-Chieh
    Luo, Ching-Hsing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (12) : 921 - 925
  • [35] A Low Power Hardware Implementation of S-Box for Advanced Encryption Standard
    Munusamy, Kumar
    Senthilpari, C.
    Kho, Daniel C. K.
    2014 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2014,
  • [36] Low Power and Area Efficient Implementation of BCD Adder on FPGA
    Mishra, Shambhavi
    Verma, Gaurav
    2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 461 - 465
  • [37] Low Power Link Layer Security for IoT: Implementation and Performance Analysis
    Altolini, Diego
    Lakkundi, Vishwas
    Bui, Nicola
    Tapparello, Cristiano
    Rossi, Michele
    2013 9TH INTERNATIONAL WIRELESS COMMUNICATIONS AND MOBILE COMPUTING CONFERENCE (IWCMC), 2013, : 919 - 925
  • [38] Low Area and Low Power FPGA Implementation of a DBSCAN-Based RF Modulation Classifier
    Gavin, Bill
    Deng, Tiantai
    Ball, Edward
    IEEE OPEN JOURNAL OF THE COMPUTER SOCIETY, 2024, 5 (50-61): : 50 - 61
  • [39] Low Area and Low Power Threshold Implementation Design Technique for AES S-Box
    Song, Junhyun
    Lee, Kyeongho
    Park, Jongsun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) : 1169 - 1173
  • [40] Low power and Area Efficient Reconfigurable FIR Filter implementation in FPGA
    Gunasekaran, K.
    Manikandan, M.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 300 - 303