Process Corners Analysis of Data Retention Voltage (DRV) for 6T, 8T, and 10T SRAM Cells at 45 nm

被引:13
|
作者
Gupta, Ruchi [1 ]
Dasgupta, S. [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Commun Engn, Roorkee, Uttar Pradesh, India
关键词
Data retention; DRV; Low power; Process corners; SRAM; Temperature variations; IMPACT;
D O I
10.1080/03772063.2017.1393351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The quest for low power increases with the advancement in technology as a result of continuous device scaling. Static random access memory (SRAM) represents the technology workhorse due to its compatibility with the logic. Denser SRAM is required for modern high performance applications. The stability of SRAM in low power regime needs attention due to increasing effects of process variations in low dimensions. These variations are steep for the scaled devices. Data retention voltage (DRV) is the main parameter for SRAM to estimate the cell stability. This paper analyses the stability of SRAM in terms of process corner analysis of DRV. The process corner analysis in addition to temperature analysis is carried out with the Cadence Virtuoso tool using the 45 nm generic process design kit (GPDK) technology file. At lower temperature, the DRV is lowest at the FF process corner and highest at the SS corner. But for higher temperature, the highest value of DRV is obtained at the SF corner. Similarly, with varying cell ratio (CR), the process corner analysis shows that FF and TT are the best corners for low power operations.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [1] Comparison of 6T and 8T SRAM Cell with Parameters at 45 nm Technology
    Sharma, Joshika
    Khandelwal, Saurabh
    Akashe, Shyam
    ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 : 263 - 267
  • [2] Impact of Design Parameters on 6T and 8T SRAM cells at 45nm technology
    Sharma, Joshika
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (01): : 41 - 52
  • [3] Design and Analysis of 6T, 8T and 9T Decanano SRAM Cell at 45 nm Technology
    Randhawa, Yogeshwar Singh
    Sharma, Sanjay
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2012, 9 (10) : 1686 - 1692
  • [4] Accurate Estimation of Data Retention Voltage (DRV) for a 6T SRAM Cell at 45 nm, 65 nm, and 130 nm Technology Nodes
    Gupta, Ruchi
    Goyal, Mohit
    Dasgupta, S.
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4025 - 4036
  • [5] Comparative Study of 7T, 8T, 9T and 10T SRAM with Conventional 6T SRAM Cell Using 180 nm Technology
    Joshi, Vinod Kumar
    Lobo, Haniel Craig
    ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 25 - 40
  • [6] Which is the best dual-port SRAM in 45-nm process technology? 8T, 10T single end, and 10T differential
    Noguchi, Hiroki
    Okumura, Shunsuke
    Iguchi, Yusuke
    Fujiwara, Hidehiro
    Morita, Yasuhiro
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 55 - 58
  • [7] A Comparative Analysis of 6T, 7T, 8T and 9T SRAM Cells in 90nm Technology
    Premalatha, C.
    Sarika, K.
    Kannan, P. Mahesh
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [8] Performance Evaluation of 6T, 7T & 8T SRAM at 180 nm Technology
    Kumar, Mukesh
    Ubhi, Jagpal Singh
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [9] Statistical Analysis of 6T SRAM Data Retention Voltage under Process Variation
    Vatajelu, Elena I.
    Figueras, Joan
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 365 - 370
  • [10] SEU Tolerance of FinFET 6T SRAM, 8T SRAM and DICE Memory Cells
    Sajit, Ahmed S.
    Turi, Michael A.
    2017 IEEE 7TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE IEEE CCWC-2017, 2017,